Index
I-20
ADSP-BF535 Blackfin Processor Hardware Reference
M
MACs (multiplier-accumulators),
1-2
,
2-32
to
2-44
dual operations,
2-43
multicycle 32-bit instruction,
2-42
operations,
2-38
See also
multiply without accumulate
mask interrupts, USB,
14-30
master abort cycle, PCI,
13-8
Master In Slave Out (MISO) pin,
10-4
,
10-5
,
10-28
,
10-30
,
10-32
,
10-35
,
10-36
Master Out Slave In (MOSI) pin,
10-4
,
10-5
,
10-28
,
10-30
,
10-32
,
10-35
,
10-36
masters
DAB,
7-14
EAB,
7-17
EMB,
7-18
PAB,
7-9
Match Value for USB Frame Number
register (USBD_FRMAT),
14-18
maximum clock rate restrictions,
11-51
maximum latency, PCI,
13-41
MDD_DCFG (Destination Memory
DMA Configuration register),
9-33
MDD_DCP (Destination Memory DMA
Current Descriptor Pointer register),
9-37
MDD_DCT (Destination Memory DMA
Transfer Count register),
9-34
MDD_DDR (Destination Memory DMA
Descriptor Ready register),
9-36
MDD_DI (Destination Memory DMA
Interrupt register),
9-38
MDD_DND (Destination Memory DMA
Next Descriptor Pointer register),
9-36
MDD_DSAH (Destination Memory
DMA Start Address High register),
9-35
MDD_DSAL (Destination Memory DMA
Start Address Low register),
9-35
MDS_DCFG (Source Memory DMA
Configuration register),
9-39
MDS_DCP (Source Memory DMA
Current Descriptor Pointer register),
9-43
MDS_DCT (Source Memory DMA
Transfer Count register),
9-40
MDS_DDR (Source Memory DMA
Descriptor Ready register),
9-42
MDS_DI (Source Memory DMA
Interrupt register),
9-43
MDS_DND (Source Memory DMA Next
Descriptor Pointer register),
9-42
MDS_DSAH (Source Memory DMA Start
Address High register),
9-41
MDS_DSAL (Source Memory DMA Start
Address Low register),
9-41
MemDMA,
9-31
to
9-44
performance and throughput,
9-44
Memory,
6-1
memory
access types,
11-69
allocation for USB endpoints,
14-4
architecture,
1-5
,
6-1
to
6-40
asynchronous,
1-2
asynchronous region,
18-1
base address, PCI,
13-38
base address pointer,
13-25
buffer offset, USB,
14-33
DMA channel,
1-2
external,
1-8
how instructions are stored,
6-77
internal,
1-7
internal bank,
18-31
L2 SRAM,
7-7
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...