Memory Architecture
6-16
ADSP-BF535 Blackfin Processor Hardware Reference
Table 6-1
lists the memory start locations of the L1 Instruction Memory
sub-banks.
Figure 6-5
describes the bank architecture of the L1 Instruction Memory.
Table 6-1. L1 Instruction Memory Sub-Banks
Memory Sub-Bank
Memory Start
Location
0
0xFFA0 0000
1
0xFFA0 1000
2
0xFFA0 2000
3
0xFFA0 3000
Figure 6-5. L1 Instruction Memory Bank Architecture
4 KB SUB-BANK
4 KB SUB-BANK
4 KB SUB-BANK
4 KB SUB-BANK
INSTRUCTION
FILL
DMA
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...