ADSP-BF535 Blackfin Processor Hardware Reference
10-29
SPI Compatible Port Controllers
When
CPHA = 0
, the slave select line,
SPISS
, must be inactive (high)
between each serial transfer. This is controlled automatically by the SPI
hardware logic. When
CPHA = 1
,
SPISS
may either remain active (low)
between successive transfers or be inactive (high). This must be controlled
by the software by manipulating
SPIx_FLG.
Figure 10-18
shows the SPI transfer protocol for
CPHA = 0
. Note that
SCK
starts toggling in the middle of the data transfer,
SIZE = 0
, and
LSBF = 0.
Figure 10-18. SPI Transfer Protocol for CPHA = 0
CL OCK CYCLE NUMBER
SCK (CPOL=0)
SCK (CPOL=1)
MO SI
(FROM MASTER)
MISO
(FROM SLAVE)
SPISS
(TO SLAVE)
MSB
MSB
LSB
LSB
* = UNDEFI NED
*
*
*
1
2
3
4
5
6
7
8
1
2
3
4
5
6
1
2
3
4
5
6
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...