System Reset and Power-up Configuration
3-14
ADSP-BF535 Blackfin Processor Hardware Reference
The
BMODE[2:0]
pins are dedicated mode control pins. No other functions
are shared with these pins, and they may be permanently strapped by tie-
ing them directly to either
VDD
or
VSS
. The pins and the corresponding bits
in
SYSCR
configure the boot mode that is employed after Hardware reset or
System Software reset. See also
“Reset” on page 4-36
, and
Table 4-11 on
page 4-40
.
The
MSEL[6:0]
, and
DF
pins are shared with the programmable flag pins
PF[7:0]
. During Hardware reset, these pins are sensed for configuration
state. Configuration state may either be directly driven by off-chip hard-
ware or strapped high or low by resistor. The sensed state is used to
configure the phase locked loop. For more information, see
“Phase Locked
Loop and Clock Control” on page 8-2
.
System Reset Configuration Register (SYSCR)
The values sensed from the
BMODE[2:0]
pins are latched into the System
Reset Configuration register (
SYSCR
) upon the deassertion of the
RESET
pin. They are made available for software access and modification after the
Hardware reset sequence. Software can modify only the No Boot on Soft-
ware
Reset bit.
The various configuration parameters are distributed to the appropriate
destinations from SYSCR (see
Figure 3-2
).
Software Resets and Watchdog Timer
A software reset may be initiated in three ways:
• By the watchdog timer, if appropriately configured
• By setting the System Software Reset field in the Software Reset
register (see
Figure 3-3
)
• By the
RAISE1
instruction
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...