ADSP-BF535 Blackfin Processor Hardware Reference
I-13
Index
exclusive data cache line (definition),
6-2
EXCPT instruction,
4-43
Execute 1 (EX1),
4-7
Execute 2 (EX2),
4-7
Execute 3 (EX3),
4-7
Execution Cycle Count registers (CYCLES
and CYCLES2),
20-25
Execution Unit, components,
4-8
exponent derivation,
2-1
EXT_CLK (External Event Counter
mode),
16-10
,
16-11
,
16-21
External Access Bus.
See
EAB
external buffer timing,
18-83
SDRAM,
18-85
External Bus Interface Unit (EBIU)
(figure),
18-3
External Bus Interface Unit.
See
EBIU
External Event Counter mode
(EXT_CLK),
16-10
,
16-11
,
16-21
External Mastered bus.
See
EMB
external memory,
1-8
design issues,
19-9
interfaces,
18-5
External Memory Controller,
1-12
External Memory Controller (EMC),
1-7
External Memory Map (figure),
18-3
external PCI requirements,
13-4
F
fast back-to-back accesses,
13-11
fast back-to-back transactions, PCI,
13-20
Fast Fourier Transform,
2-30
,
5-9
fatal errors, PCI,
13-8
fetch address,
4-8
incrementation,
4-8
fetched address,
4-2
FFT calculations,
5-9
FIFO,
18-1
PCI transaction,
13-7
figure, Core Interrupt Latch Register,
4-33
figure, Core Interrupt Mask Register,
4-32
figure, Core Interrupt Pending Register,
4-33
figure, Minimizing Latency in Servicing an
ISR,
4-59
figure, Nested Interrupt Handling,
4-50
figure, Non-Nested Interrupt Handling,
4-48
figure, SPORT Continuous Receive,
Alternate Framing,
11-72
figure, SPORT Continuous Receive,
Normal Framing,
11-72
figure, SPORT Continuous Transmit,
Alternate Framing,
11-72
figure, SPORT Continuous Transmit,
Normal Framing,
11-72
figure, SPORT Receive, Alternate Framing,
11-72
figure, SPORT Receive, Normal Framing,
11-72
figure, SPORT Receive, Unframed Mode,
Alternate Framing,
11-72
figure, SPORT Receive, Unframed Mode,
Normal Framing,
11-72
figure, SPORT Transmit, Alternate
Framing,
11-72
figure, SPORT Transmit, Normal
Framing,
11-72
figure, SPORT Transmit, Unframed
Mode, Alternate Framing,
11-72
figure, SPORT Transmit, Unframed
Mode, Normal Framing,
11-72
figure, System Interrupt Assignment
Register 2,
4-29
figure, System Interrupt Mask Register,
4-28
figure, System Interrupt Status Register,
4-26
figure, System Interrupt Wakeup-Enable
Register,
4-24
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...