System MMR Control and Status Registers
13-20
ADSP-BF535 Blackfin Processor Hardware Reference
PCI Bridge Control Register (PCI_CTL)
This register, shown in
Figure 13-3
, controls the operation of the applica-
tion interface logic to the PCI core.
It is used to put the interface in host or device mode. This register
includes the PCI Enable bit used to enable PCI access after the configura-
tion registers have been set up, and it includes the enable bit for outbound
fast back-to-back transactions.
Figure 13-3. PCI Bridge Control Register
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PCI Bridge Control Register (PCI_CTL)
0 - Device operation
1 - Host operation
PCI Enable Bit
Fast Back-to-Back Enable
INTA to PCI Enable
Host/Device Switch
INTA to PCI
RST to PCI Enable
RST to PCI
0 - PCI disabled on the PCI
side
1 - PCI enabled on the PCI
side. Set this only after
setting up the
configuration registers.
0 - Do not generate a reset to
PCI (no action)
1 - Generate a reset of the PCI
system by pulling the PCI_RST
pad low (active low)
0 - Disable PCI_RST pad as an
output
1 - Enable PCI_RST pad as an
output
0 - Do not generate interrupt to
PCI (no action)
1 - Generate interrupt to PCI on
the INTA line by pulling it low
(active low)
0 - No fast back-to-back
transfers
1 - Perform fast back-to-back
transfers for as long as
this bit is set
0 - Disable PCI_INTA pad as
an output
1 - Enable PCI_INTA pad as
an output
Reset = 0x0000 0000
0xFFC0 4000
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...