ADSP-BF535 Blackfin Processor Hardware Reference
13-25
PCI Bus Interface
PCI Inbound Memory Base Address Register
(PCI_TMBAP)
This register specifies a base address in the Blackfin ADSP-BF535 proces-
sor’s memory space. This is the base address of the window that a host
processor may use to set for access to a buffer in PCI memory space. This
register has meaning only when the PCI interface is configured as a device.
The address written to this register by the Blackfin processor core is the
start address of the section of memory that will be used by the host proces-
sor on the PCI bus for this purpose. The size of the window is specified by
the mask loaded into the
PCI_DMBARM
register. The base address loaded
into the
PCI_TMBAP
register must be aligned on a boundary that is an inte-
ger multiple of this size.
The MMR address for this register is 0xFFC0 4018. Its reset value is
0x0000 0000.
PCI Inbound I/O Base Address Register (PCI_TIBAP)
This register specifies a base address in the Blackfin ADSP-BF535 proces-
sor’s memory space. This is the base address of the window that a host
processor may use to set for access to a buffer in PCI I/O space. This reg-
ister has meaning only when the PCI interface is configured as a device.
The address written to this register by the Blackfin processor core is the
start address of the section of memory that will be used by the host proces-
sor on the PCI bus for this purpose. The size of the window is specified by
the mask loaded into the
PCI_DIBARM
register. The base address loaded
into the
PCI_TIBAP
register must be aligned on a boundary that is an inte-
ger multiple of this size.
The MMR address for this register is 0xFFC0 401C. Its reset value is
0x0000 0000.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...