ADSP-BF535 Blackfin Processor Hardware Reference
I-27
Index
peripheral interrupts,
4-18
relative priority,
4-29
source masking,
4-27
Peripheral Interrupt Source Reset State
(table),
4-22
PFCNTRx (Performance Monitor Counter
registers),
20-20
PFCTL (Performance Monitor Control
register),
20-20
PFE bit,
18-41
PF.
See
programmable flags
pins,
19-1
Pin State during SDC Commands (table),
18-75
pipeline
figure,
4-7
instruction,
4-2
,
4-7
instructions when interrupt occurs,
4-54
interlocked,
6-78
pipelining, SDC supported,
18-45
PLL
Active mode,
8-12
,
8-18
applying power to the PLL,
8-16
block diagram,
8-2
BYPASS bit,
8-13
,
8-19
Bypass mode,
3-12
CCLK • VCO multiplication factors,
8-4
CCLK derivation,
8-1
,
8-2
changing CLKIN to CCLK multiplier,
8-16
clock counter,
8-10
clock dividers,
8-3
clock frequencies, changing,
8-10
clocking to SDRAM,
8-14
clock multiplier ratios,
8-3
code example, Active mode to Full On
mode,
8-21
code example, changing clock multiplier,
8-21
PLL
(continued)
code example, Full On mode to Active
mode,
8-21
configuration,
8-2
control bits,
8-15
Deep Sleep mode, effect of programming
for,
8-19
DEEP_SLEEP output pin,
8-14
disabled,
8-16
Divide Frequency (DF) bit,
8-3
DMA access,
8-12
,
8-13
,
8-19
Dynamic Power Management Controller
(DPMC),
8-11
enabled,
8-12
,
8-16
external voltage regulator,
8-25
Full On mode,
8-12
,
8-18
high performance sequence,
8-26
lock counter,
8-10
maximum performance mode,
8-12
modification,
8-16
,
8-17
Multiplier Select (MSEL) field,
8-3
,
8-16
new multiplier ratio,
8-16
operating mode,
8-12
,
8-15
,
8-17
PCI clock input,
8-2
PCI power savings,
8-24
PDWN bit,
8-15
peripheral clocking,
8-22
PLL_LOCKED bit,
8-18
PLL_OFF bit,
8-16
PLL status (table),
8-12
power dissipation, reducing,
8-22
power domains,
8-23
power savings by operating mode (table),
8-12
power saving sequence,
8-25
processing during PLL programming
sequence,
8-18
relocking after changes,
8-18
removing power to the PLL,
8-16
RTC clock input,
8-2
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...