Index
I-14
ADSP-BF535 Blackfin Processor Hardware Reference
figure System Interrupt Assignment
Register 0,
4-29
FIO_BOTH (Flag Set on Both Edges
register),
15-10
FIO_DIR (Flag Direction register),
15-2
FIO_EDGE (Flag Interrupt Sensitivity
register),
15-10
FIO_FLAG_C (Flag Clear register),
15-2
FIO_FLAG_S (Flag Set register),
15-2
FIO_MASKA_C (Flag Interrupt A Mask
Clear register),
15-5
FIO_MASKA_S (Flag Interrupt A Mask
Set register),
15-5
FIO_MASKB_C (Flag Interrupt B Mask
Clear register),
15-5
FIO_MASKB_S (Flag Interrupt B Mask
Set register),
15-5
FIO_POLAR (Flag Polarity register),
15-9
fixed-point ALU instructions,
2-28
Flag Clear register (FIO_FLAG_C),
15-2
Flag Configuration register, core access to,
15-2
Flag Direction register (FIO_DIR),
15-2
Flag Interrupt A Mask Clear register
(FIO_MASKA_C),
15-5
Flag Interrupt A Mask Set register
(FIO_MASKA_S),
15-5
Flag Interrupt B Mask Clear register
(FIO_MASKB_C),
15-5
Flag Interrupt B Mask Set register
(FIO_MASKB_S),
15-5
Flag Interrupt Mask registers,
15-5
Flag Interrupt Sensitivity register
(FIO_EDGE),
15-10
Flag Polarity register (FIO_POLAR),
15-9
flags
PCI status register,
13-22
programmable,
15-1
Transmit Holding Register Empty
status,
12-5
flags
(continued)
Write Complete,
17-3
Flag Set on Both Edges register
(FIO_BOTH),
15-10
Flag Set register (FIO_FLAG_S),
15-2
flash boot source,
1-24
flash memory,
1-8
,
18-1
FLUSH instruction,
6-47
FLUSHINV instruction,
6-47
Force Interrupt / Reset (RAISE)
instruction,
3-4
,
3-11
fractional mode,
2-4
,
2-13
,
D-5
fractions, multiplication,
2-42
framed/unframed data,
11-55
framed versus unframed,
11-55
Framed Versus Unframed Data (figure),
11-56
frame number, USB,
14-17
,
14-18
Frame Pointer (FP),
4-4
registers,
5-5
frame sync
active high/low,
11-57
early/late,
11-58
external/internal,
11-56
frequencies,
11-50
late, defined,
11-58
multichannel mode,
11-63
options,
11-55
sampling,
11-57
frame sync options,
11-55
frame syncs in multichannel mode,
11-63
Frame Sync to Data Relationship (FSDR)
bit,
11-66
frequencies, clock and frame sync,
11-50
frequency
clock,
7-2
EAB,
7-15
EMB,
7-18
Front-End Interface, USB,
14-7
Full On mode,
1-22
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...