ADSP-BF535 Blackfin Processor Hardware Reference
xxxvii
Contents
Selecting the Precharge Delay (TRP) ............................... 18-48
Selecting the Write to Precharge Delay (TWR) ................ 18-49
SDRAM Memory Bank Control Register
(EBIU_SDBCTL) ............................................................ 18-49
SDRAM Control Status Register (EBIU_SDSTAT) .............. 18-53
SDRAM Refresh Rate Control Register (EBIU_SDRRC) ..... 18-54
SDRAM External Bank Address Decode .............................. 18-56
SDRAM Address Mapping .................................................. 18-59
32-Bit Wide SDRAM Address Muxing ............................ 18-60
16-Bit Wide SDRAM Address Muxing ............................ 18-65
Data Mask (SDQM[3:0]) Encodings .................................... 18-68
SDC Operation .................................................................. 18-70
SDC Configuration ............................................................. 18-70
Read Buffer (Prefetch) Operation ......................................... 18-72
SDC Commands ................................................................. 18-75
Precharge Command ....................................................... 18-76
Bank Activate Command ................................................. 18-77
Load Mode Register Command ....................................... 18-77
Read/Write Command .................................................... 18-78
Auto-Refresh Command .................................................. 18-78
Self-Refresh Command ................................................... 18-79
No Operation/Command Inhibit Commands .................. 18-80
SDRAM Timing Specifications ............................................ 18-80
SDRAM Performance ......................................................... 18-81
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...