ADSP-BF535 Blackfin Processor Hardware Reference
6-65
Memory
DCPLB Data Registers (DCPLB_DATAx)
Figure 6-22. DCPLB Data Registers
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
X
X
1
X
0
X
X
X
X
1
0
0
1
1
1
X
31 30
29 28
27 26
25 24
23 22
21 20
19
18 17 16
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
DCPLB Data Registers (DCPLB_DATAx)
00 - 1 KB page size
01 - 4 KB page size
10 - 1 MB page size
11 - 4 MB page size
PAGE_SIZE[1:0]
Reset = Undefined
DCPLB_LOCK
DCPLB_USER_WR
DCPLB_VALID
DCPLB_DIRTY
DCPLB_WT
0 - Write back
1 - Write through
DCPLB_L1_CHBL
Clear this bit when L1 memory is
configured as SRAM
0 - Non-cacheable in L1
1 - Cacheable in L1
0 - Clean
1 - Dirty
If DCPLB_DIRTY=0 and
DCPLB_WT=0, a Protection Violation
exception is generated on a store
access. The exception service routine
must set this bit.
0 - DCPLB entry not valid
1 - DCPLB entry valid
0 - DCPLB entry may be
replaced
1 - DCPLB entry may not be
replaced
0 - Read access not allowed
in User mode. If a read
access is attempted in
User mode, a Protection
Violation exception occurs.
1 - Read access allowed in
User mode
DCPLB_USER_RD
0 - Write access not allowed
in User mode. If a write
access is attempted in
User mode, a Protection
Violation exception occurs.
1 - Write access allowed in
User mode
DCPLB_SUPV_WR
0 - Write access not allowed
in Supervisor mode. If a
write access is attempted
in Supervisor mode, a
Protection Violation
exception occurs.
1 - Write access allowed in
Supervisor mode
DCPLB_DA0ACC
0 - Access allowed from either DAG
1 - Access allowed only from DAG0
DCPLB_L1SRAM
0 - SRAM is not mapped into L1
memory
1 - SRAM is mapped into L1 memory
Accesses to non-existent memory
in L1 cause an Illegal Address
exception.
For MMR assign-
ments, see
Table 6-8
.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...