ADSP-BF535 Blackfin Processor Hardware Reference
I-39
Index
system design
(continued)
recommended reading,
19-17
system interfaces,
7-7
system internal interfaces,
7-1
System Interrupt Assignment register 0
(SIC_IAR0),
4-29
System Interrupt Assignment register 1
(SIC_IAR1),
4-30
System Interrupt Assignment Registers
(SIC_IARx),
4-29
System Interrupt Assignment registers
(SIC_IARx),
4-29
System Interrupt Controller (SIC),
4-18
System Interrupt Mask Register
(SIC_IMASK),
4-27
System Interrupt Mask register
(SIC_IMASK),
4-27
,
16-7
System Interrupt Processing,
4-20
system interrupt processing,
4-20
system interrupts,
4-18
System Interrupt Status Register
(SIC_ISR),
4-25
System Interrupt Status register (SIC_ISR),
4-25
System Interrupt Wakeup-Enable Register
(figure),
4-24
System Interrupt Wakeup-Enable Register
(SIC_IWR),
4-24
System Interrupt Wakeup Enable register
(SIC_IWR),
4-24
System L1 bus,
7-4
system overview,
7-5
System Peripheral Interrupts,
4-22
System Reset Configuration register
(SYSCR),
3-14
System Software reset,
3-12
,
3-14
system stack, recommendation for
allocating,
4-58
T
t
AA
, 18-31
table
Events That Cause Exceptions,
4-39
Hardware Conditions Causing
Hardware Error Interrupts,
4-45
Loop Registers,
4-6
Peripheral Interrupt Source Reset State,
4-22
tag (definition),
6-4
TAP registers
Boundary-Scan,
C-4
,
C-8
Bypass,
C-5
,
C-7
CHIPID,
20-26
,
C-4
,
C-7
Instruction,
C-2
,
C-4
TAP (Test Access port),
C-1
,
C-2
controller,
C-2
TBUFCTL (Trace Buffer Control register),
20-16
TBUFSTAT (Trace Buffer Status register),
20-17
TBUF (Trace Buffer register),
20-18
t
CAC
, 18-31
TCNTL (Core Timer Control register),
16-22
TCOUNT (Core Timer Count register),
16-23
technical support,
xlviii
terminations, serial port pin/line,
11-70
termination values, serial port,
11-70
Test Access port (TAP),
C-1
,
C-2
controller,
C-2
Test Clock (TCK),
C-6
test features,
C-1
to
C-26
testing circuit boards,
C-1
,
C-6
Test-Logic-Reset state,
C-3
TESTSET instruction,
6-84
,
7-12
the PLL control register (PLLCTL)
(figure),
8-7
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...