SPI0 Controller Registers
B-24
ADSP-BF535 Blackfin Processor Hardware Reference
0xFFC0 3004
SPI0_ST
“SPIx Status Register (SPIx_ST)” on
page 10-15
0xFFC0 3006
SPI0_TDBR
“SPIx Transmit Data Buffer Register
(SPIx_TDBR)” on page 10-17
0xFFC0 3008
SPI0_RDBR
“SPIx Receive Data Buffer Register
(SPIx_RDBR)” on page 10-18
0xFFC0 300A
SPI0_BAUD
“SPIx Baud Rate Register (SPIx_BAUD)” on
page 10-7
0xFFC0 300C
SPI0_SHADOW
“SPIx RDBR Shadow Register
(SPIx_SHADOW)” on page 10-18
0xFFC0 3200
SPI0_CURR_PTR
“SPIx DMA Current Descriptor Pointer Reg-
ister (SPIx_CURR_PTR)” on page 10-20
0xFFC0 3202
SPI0_CONFIG
“SPIx DMA Configuration Register
(SPIx_CONFIG)” on page 10-21
0xFFC0 3204
SPI0_START_ADDR_HI
“SPIx DMA Start Address High Register
(SPIx_START_ADDR_HI) and SPIx DMA
Start Address Low Register
(SPIx_START_ADDR_LO)” on page 10-22
0xFFC0 3206
SPI0_START_ADDR_LO
“SPIx DMA Start Address High Register
(SPIx_START_ADDR_HI) and SPIx DMA
Start Address Low Register
(SPIx_START_ADDR_LO)” on page 10-22
0xFFC0 3208
SPI0_COUNT
“SPIx DMA Count Register
(SPIx_COUNT)” on page 10-23
0xFFC0 320A
SPI0_NEXT_DESCR
“SPIx DMA Next Descriptor Pointer Register
(SPIx_NEXT_DESCR)” on page 10-24
0xFFC0 320C
SPI0_DESCR_RDY
“SPIx DMA Descriptor Ready Register
(SPIx_DESCR_RDY)” on page 10-25
0xFFC0 320E
SPI0_DMA_INT
“SPIx DMA Interrupt Register
(SPIx_DMA_INT)” on page 10-26
Table B-12. SPI0 Controller Registers (Cont’d)
Memory-Mapped
Address
Register Name
See Section
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...