System Overview
7-6
ADSP-BF535 Blackfin Processor Hardware Reference
Table 7-1
describes the interconnect routing supported by the SBIU. The
relative priority of the requesters is shown in the target resource columns.
A value of 1 indicates the highest priority. Empty table cells represent
unsupported interconnects.
Up to five parallel, concurrent bus operations can be in progress in any
one cycle.
For example:
• A peripheral DMA channel is accessing L1 memory.
• PCI is accessing L2 memory.
• The core is fetching instructions from L2 memory.
• Core D0 is accessing a system MMR on the PAB.
• Core D1 is accessing external memory.
Table 7-1. SBIU Internal Routing Priority
Target Resource
Requestor
SysL1
CoreL2
SysL2
PAB
EAB
CoreD0
1
2
1
CoreD1
2
2
CoreI
3
3
PCI (EMB)
1
1
DAB
1
2
4
MemDMA (EAB)
5
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...