SPI General Operation
10-30
ADSP-BF535 Blackfin Processor Hardware Reference
Figure 10-19
shows the SPI transfer protocol for
CPHA = 1
. Note that
SCK
starts toggling at the beginning of the data transfer,
SIZE = 0
, and
LSBF = 0.
SPI General Operation
The SPI in ADSP-BF535 processors can be used in a single master as well
as multimaster environment. The
MOSI
,
MISO
, and the
SCK
signals are all
tied together in both configurations. SPI transmission and reception are
always enabled simultaneously, unless the broadcast mode has been
selected. In broadcast mode, several slaves can be enabled to receive, but
only one of the slaves must be in transmit mode driving the
MISO
line. If
the transmit or receive is not needed, it can simply be ignored. This sec-
tion describes the clock signals, SPI operation as a master and as a slave,
and the error generation.
Figure 10-19. SPI Transfer Protocol for CPHA = 1
CLOCK CYCLE NUMBER
SCK (CPOL=0)
SCK (CPOL=1)
MOSI
(FROM MASTER)
MISO
(FROM SLAVE)
SPISS
(TO SLAVE)
MSB
MSB
LSB
LSB
* = UNDEFINED
*
*
1
2
3
4
5
6
7
8
1
2
3
4
5
6
1
2
3
4
5
6
*
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...