Descriptor Based DMA
9-12
ADSP-BF535 Blackfin Processor Hardware Reference
Figure 9-2. Consecutive DMA Sequences With Descriptor Blocks (1 of 2)
Ownership bit set?
DMA channel copies
Configuration Word A into
DMA Configuration register and tests
Descriptor Block Ownership bit
(bit 15). (See Time T1.)
Y
DMA channel fetches remaining 4 elements
from Descriptor Block A
and performs DMA. (See Time T2.)
N
NEXT
PAGE
Y
N
Did
processor
write to Descriptor
Ready register
occur?
DMA channel writes back contents of
DMA Configuration register to address
A+0 (DMA Configuration Word A) of
Descriptor Block A.
Processor sets up
descriptor blocks in memory.
See Figure 9-1.
Processor configures
DMA Next Descriptor Pointer register and
DMA Descriptor Base Pointer (DMA_DBP)
with the first descriptor block base address
and enables DMA.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...