11-2
ADSP-BF535 Blackfin Processor Hardware Reference
With a range of clock and frame synchronization options, the SPORTs
allow a variety of serial communication protocols, including H.100, and
provide a glueless hardware interface to many industry-standard data con-
verters and CODECs.
The SPORTs can operate at up to 1/2 the full clock rate of
SCLK
(where
SCLK
is the peripheral clock). Independent transmit and receive functions
provide greater flexibility for serial communications. SPORT data can be
automatically transferred to and from on-chip memory using DMA block
transfers. Additionally, each of the SPORTs offers a TDM (time division
multiplexed) multichannel mode.
SPORT clocks and frame syncs can be internally generated by the core or
received from an external source. The SPORTs can operate with little
endian or big endian transmission formats, with word lengths selectable
from 3 to 16 bits. They offer selectable transmit modes and optional
-law
or A-law companding in hardware.
Each of the SPORTs offers these features and capabilities:
• Provides independent transmit and receive functions.
• Transfers serial data words from three to sixteen bits in length,
either most significant bit first (MSB) or least significant bit first
(LSB).
• Double buffers data (both receive and transmit functions have a
data buffer register and a shift register), providing additional time
to service the SPORT.
• Performs A-law and
-law hardware companding on transmitted
and received words. (See
“Companding” on page 11-52
for more
information.)
• Internally generates serial clock and frame sync signals in a wide
range of frequencies or accepts clock and frame sync input from an
external source.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...