Registers
14-22
ADSP-BF535 Blackfin Processor Hardware Reference
Global Interrupt Register (USBD_GINTR)
The Global Interrupt register, shown in
Figure 14-9
, is the top-tier inter-
rupt register for the module. This register tracks the status of all
high-priority interrupts, and it includes one interrupt bit for each
endpoint.
All bits are write-1-to-clear (W1C). Writing a 0 to any bit in this register
has no effect.
The Global Interrupt Mask register (
USBD_GMASK
) can mask all bits. An
interrupt may be masked or unmasked at any time. When masked, an
interrupt does not affect the state of the module’s
USBD_INTR
output. To
determine the interrupt status, software must poll a masked interrupt.
The interrupt circuit includes a protection mechanism for simultaneous
clear and set operations. If software tries to clear an interrupt at the same
time as the hardware is trying to set the interrupt, the set operation takes
priority over the clear.
All the interrupts are edge triggered. Modifying the mask bit in an end-
point interrupt register may trigger an interrupt from an earlier endpoint
interrupt.
See
“Interrupt Descriptions” on page 14-37
for detailed explanations of
each interrupt.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...