ADSP-BF535 Blackfin Processor Hardware Reference
16-9
Timers
Figure 16-5
shows the timing for enabling and disabling the timers.
Figure 16-5. Timer Enable and Disable Timing
SCLK
PWM_ OUT
SCLK
CO UN T
= M
C O UN T
=M+ 1
C O UN T
=M+ 1
CO UN T
= M+1
Time r Enable
Se t
T IM ENx
T i me r
Ena bled
PER IOD = 0x4
WI D TH = 0x1
PU LSE_H I = 0
C O UN T
= xx
CO UN T
=xx
CO UNT
=1
C O UN T
=2
C OU NT
=4
CO U NT
= 3
C lear
T I MEN x
T i me r
Di sab led
Timer Disa ble
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...