Index
I-18
ADSP-BF535 Blackfin Processor Hardware Reference
I/O pins, general purpose,
15-1
I/O receivers, PCI,
13-44
IPEND (Core Interrupts Pending register),
3-1
,
4-33
IrDA,
12-36
receiver,
12-38
receiver pulse,
12-38
SIR protocol,
1-20
,
12-1
support,
12-35
transmit pulse,
12-37
transmitter,
12-37
IrDA Receiver Description,
12-38
IrDA Support,
12-35
IrDA Transmit Pulse (figure),
12-37
IrDA Transmitter Description,
12-37
I-registers (Index),
2-7
isochronous data transfers,
14-11
isochronous endpoint,
14-10
isochronous packets, size,
14-11
isochronous transfers,
14-28
USB,
14-53
ISR
supporting multiple interrupt sources,
4-23
ISR and multiple interrupt sources,
4-21
ITEST_COMMAND (Instruction Test
Command register),
6-27
ITEST_DATAx (Instruction Test Data
registers),
6-28
ITEST registers,
6-26
IVG core events,
4-19
IVHW core event,
4-19
IVHW interrupt,
4-44
IVTMR core event,
4-19
J
JTAG
port,
3-17
standard,
20-26
,
C-1
,
C-2
,
C-4
jump,
4-1
JUMP instructions,
4-9
conditional,
4-10
range,
4-11
L
L1 interface (System L1 bus),
7-4
L1 memory.
See
Level 1 (L1) memory;
Level 1 (L1) Data Memory; Level 1
(L1) Instruction Memory
L2 memory,
7-7
latched interrupt request,
4-32
latency,
18-81
DAB (table),
7-12
in interrupt processing,
4-24
maximum for PCI,
13-41
PCI memory,
13-36
programmable flags,
15-11
requirement, DMA channel,
12-17
SDRAM Read command,
18-70
serial port registers,
11-50
servicing events,
4-58
setting CAS value,
18-46
when servicing interrupts,
4-46
Latency in Servicing Events,
4-58
Late Receive Frame Sync (LARFS) bit,
11-17
Late Transmit Frame Sync (LATFS) bit,
11-14
,
11-58
LB (Loop Bottom registers),
4-5
LC (Loop Counter registers),
4-5
least recently used algorithm (definition),
6-3
Length registers (L[3:0]),
2-7
,
5-2
,
5-6
Level 1 (L1) Data Memory,
3-11
access,
6-38
architecture,
6-39
configuration,
6-10
control registers,
6-12
Data Banks A and B,
6-37
,
6-38
dual port capability,
6-38
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...