ADSP-BF535 Blackfin Processor Hardware Reference
6-35
Memory
R2 = 64; /* Need to increment the set index every loop (Should
be 64 for D-cache) */
R3.L = 0; /* sub-bank increment, at the end of inner loop */
R3.H = 1;
P4 = 4; /* Number of sub-bank - also outer loop counter (Should
be 2 for D-cache) */
P3 = R2; /* Inner loop counter (Number of set index) */
Listing 6-3. Invalidating Bank A
R4.H = 0x00; /* Initial value for DTEST_COMMAND for way 0 -
should be WRITE to TAG */
R4.L = 2;
R5.H = 0x400; /* Initial value for DTEST_COMMAND for way 1 -
should be WRITE to TAG */
R5.L = 2;
/* Way 0,1 invalidation */
lsetup(LBL0C,LBL3C) lc1 = p4;
LBL0C: r0 = r4;
r1 = r5;
lsetup(LBL1C,LBL2C) lc0 = p3;
LBL1C: r0 = r0+|+r2 || [i0]=r0;
LBL2C: r1 = r1+|+r2 || [i0]=r1;
r4 = r4+r3;
LBL3C: r5 = r5+r3;
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...