SPORT Registers
11-10
ADSP-BF535 Blackfin Processor Hardware Reference
independent frame syncs. This causes the
TFS
signal to be generated
whether or not new data is present, transmitting the contents of the
SPORTx_TX
buffer regardless. SPORT DMA typically keeps the
SPORTx_TX
buffer full, and when the DMA operation is complete, the last word in
SPORTx_TX
is continuously transmitted. For information about DMA, see
“Direct Memory Access” on page 9-1
.
The
SPORTx_TX_CONFIG
and
SPORTx_RX_CONFIG
registers control the
SPORTs’ operating modes for the I/O processor.
Figure 11-3. SPORTx Transmit Configuration Register
15 14
13 12 11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
SPORTx Transmit Configuration Register (SPORTx_TX_CONFIG)
SLEN[3:0] (Serial Word
Length Select)
0 - Transmit disabled
1 - Transmit enabled
ITFS (Internal Transmit
Frame Sync Select)
ICLK (Internal Transmit
Clock Select)
DTYPE[1:0] (Data Formatting
Type Select)
SENDN (Endian Format
Select)
TSPEN (Transmit Enable)
LTFS (Low Transmit
Frame Sync Select)
LATFS (Late Transmit
Frame Sync)
0 - Early frame syncs
1 - Late frame syncs
CKFE (Clock Drive/
Sample Edge Select)
0 - External transmit clock
selected
1 - Internal transmit clock
selected
00 - Right justify and zero fill
01 - Right justify and sign
extend
10 - Compand using
-law
11 - Compand using A-law
0 - Transmit most significant
bit first
1 - Transmit least significant
bit first
Reset = 0x0000
0000 - Illegal value
0001 - Illegal value
Serial word length is value in
this field plus 1
0 - External TFS used
1 - Internal TFS used
0 - Rising edge used to drive,
falling edge used to sample
1 - Falling edge used to drive,
rising edge used to sample
0 - Active high TFS
1 - Active low TFS
TFSR (Transmit Frame Sync
Required Select)
DITFS (Data Independent
Transmit Frame Sync Select)
0 - Data dependent TFS used
1 - Data independent TFS used
0 - Does not require TFS for
every data word
1 - Requires TFS for every data
word
For MMR
assignments, see
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...