ADSP-BF535 Blackfin Processor Hardware Reference
11-61
Serial Port Controllers
The
DT
pin is always driven (not three-stated) if the SPORT is enabled
(
TSPEN
=
1
in the
SPORTx_TX_CONFIG
register), unless it is in multichannel
mode and an inactive time slot occurs.
In multichannel mode,
RSCLK
can either be provided externally or gener-
ated internally by the SPORT, and it is used for both transmit and receive
functions. Leave
TSCLK
disconnected if the SPORT is used only in multi-
channel mode. If
RSCLK
is externally or internally provided, it will be
internally distributed to both the receiver and transmitter circuitry.
The SPORT Multichannel Transmit Select register and the
SPORT Multichannel Receive Select register must be programmed
before enabling
SPORTx_TX/SPORTx_RX
operation. This is especially
important in DMA data unpacked mode, since SPORT FIFO
operation begins immediately after
SPORTx_TX/SPORTx_RX
is
enabled and depends on the values of these registers. Enable
MCM_EN
before enabling
SPORTx_TX
or
SPORTx_RX
operation.
Figure 11-34
shows example timing for a multichannel transfer (for exam-
ple, receive on channels 0 and 2, and transmit on channels 1 and 2).
Multichannel transfer has these characteristics:
• Uses TDM method where serial data is sent or received on differ-
ent channels sharing the same serial bus.
• Can independently select transmit and receive channels.
•
RFS
signals start of frame.
•
TFS
is used as “Transmit Data Valid” for external logic, true only
during transmit channels.
See
“Timing Examples” on page 11-69
for more timing examples.
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...