ADSP-BF535 Blackfin Processor Hardware Reference
I-19
Index
Level 1 (L1) Data Memory
(continued)
sub-banks,
6-39
Level 1 (L1) Instruction Memory,
3-11
,
3-15
,
6-14
access,
6-15
architecture,
6-17
changing configuration,
6-15
configuration,
6-14
,
6-17
control registers,
6-12
DAG reference exception,
6-15
dual port capability,
6-15
instruction cache,
6-17
sub-bank organization,
6-14
sub-banks,
6-16
Level 1 (L1) memory,
1-5
,
7-3
,
7-4
address alignment,
6-15
architecture,
6-9
configuration,
6-12
data cache,
6-40
data memory configuration bits,
6-37
definition,
6-3
L1 Data SRAM,
6-10
L1 Instruction SRAM,
6-10
scratchpad data SRAM,
6-11
See also
Level 1 (L1) Data Memory; Level
1 (L1) Instruction Memory
Level 2 (L2) memory,
1-5
,
6-52
to
6-56
definition,
6-3
latency,
6-53
,
6-55
latency with cache off,
6-55
latency with cache on,
6-53
off-chip,
6-55
on-chip,
6-11
SRAM,
1-7
Level 2 (L2) SRAM,
7-5
,
7-7
little endian data ordering,
6-3
load, speculative execution,
6-81
Load Mode Register,
18-77
Load Mode Register command,
18-77
load operation,
6-77
load ordering,
6-79
locked transfers, DMA,
7-12
logging nested interrupt,
4-52
logical endpoints
configuration, USB,
14-35
USB,
14-2
logical operations,
2-24
Logical Shift (LSHIFT) instruction,
2-14
,
2-44
logical shifts,
2-1
long jump (JUMP.L) instruction,
4-11
loop,
4-1
,
4-15
buffer,
4-17
conditions, evaluation,
4-5
counter,
4-15
disabling,
4-17
effective range,
4-16
instruction fetch time,
4-17
registers,
4-4
,
4-6
termination,
4-3
top and bottom addresses,
4-16
Loop Bottom registers (LB),
4-5
Loop Counter registers (LC),
4-5
Loop Registers (table),
4-17
Loop Setup (LSETUP) instruction,
4-15
Loops & Sequencing,
4-15
Loop Top registers (LT),
4-5
low power operation,
1-22
Low Receive Frame Sync (LRFS) bit,
11-56
,
11-57
Low Receive Frame Sync Select (LRFS) bit,
11-17
low speed, USB,
14-14
Low Transmit Frame Sync Select (LTFS)
bit,
11-14
,
11-56
,
11-57
L-registers (Length),
2-7
LSETUP (loop setup) instruction,
4-15
LT (Loop Top registers),
4-5
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...