Index
I-6
ADSP-BF535 Blackfin Processor Hardware Reference
clock signal options,
11-54
code examples
Active mode to Full On mode,
8-20
CSYNC,
6-85
Epilog code for nested ISR,
4-51
Execution Trace recreation,
20-18
Full On mode to Active mode,
8-21
interrupt enabling and disabling,
6-85
load base of MMRs,
6-85
modification of PLL,
8-17
Prolog code for nested ISR,
4-51
restoration of the control register,
6-85
transition to Idle state,
3-10
code patching,
20-4
column address,
18-51
column address strobe latency,
18-31
column address width, SDRAM,
18-33
Command Inhibit command,
18-80
commands
Auto-Refresh,
18-78
Bank Activate,
18-77
Command Inhibit,
18-80
Load Mode Register,
18-77
No Operation,
18-80
Precharge,
18-76
Read/Write,
18-78
SDC,
18-75
Self-Refresh,
18-79
command sequences, USB,
14-12
companding,
11-53
,
11-61
,
11-67
defined,
11-53
multichannel operations,
11-67
Compare Hit (CH) bit,
20-28
computation
instructions,
2-1
status,
2-22
concurrent bus operations,
7-6
conditional
JUMP instruction,
4-10
move instruction,
4-13
conditional branches,
4-13
,
4-14
,
6-81
branch latency,
4-14
branch target address,
4-14
conditional instructions,
2-22
,
4-3
condition code (CC) flag bit,
4-12
Condition Code Flag,
4-12
Config Data Port, PCI,
13-6
configuration
ADSP-BF535 processor memory,
6-10
bits used to configure L1 memories,
6-12
DMA master channel,
14-24
L1 data banks,
6-10
L1 Instruction Memory,
6-17
L1 Instruction SRAM,
6-10
L1 SRAM,
6-5
on-chip L2 memory,
6-11
PCI outbound,
13-15
precautions before changing,
6-15
SDRAM,
18-28
USB,
14-2
,
14-12
USB logical endpoint,
14-35
Content-Addressable Memory (CAM),
6-57
control and status registers, PAB,
13-19
control data transfers,
14-11
control endpoint, USB,
14-10
control register
data memory,
6-12
instruction memory,
6-12
PLL,
8-3
restoration,
6-85
control registers
EBIU,
18-8
control transfer
problems, USB,
14-59
USB,
14-47
,
14-56
with data phase, USB,
14-58
with no data phase, USB,
14-57
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...