DMA Control Registers
9-20
ADSP-BF535 Blackfin Processor Hardware Reference
The DMA Transfer Count always decrements by 1 for each bus transfer,
independent of the transfer size (8, 16, or 32 bits). A DMA transfer
sequence is complete when the transfer count reaches 0.
UART0_COUNT_RX
0xFFC0 1A08
UART1_COUNT_RX
0xFFC0 1E08
UART0_COUNT_TX
0xFFC0 1B08
UART1_COUNT_TX
0xFFC0 1F08
USBD_DMACT
xFFC0 4446
Table 9-5. Peripheral DMA Transfer Count Register MMR
Assignments (Cont’d)
Register Name
Memory-Mapped Address
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...