ADSP-BF535 Blackfin Processor Hardware Reference
I-21
Index
memory
(continued)
Level 1 (L1),
6-9
to
6-50
Level 2 (L2),
6-52
to
6-56
management,
6-56
off-chip,
1-8
page attributes,
6-58
Page Descriptor Table,
6-60
pages,
6-58
PCI space,
13-3
protected locations,
3-5
protection and properties,
6-56
to
6-76
scratchpad data SRAM,
6-11
space accessible to PCI,
13-43
start locations of L1 Instruction Memory
sub-banks,
6-16
terminology,
6-1
transaction model,
6-76
See also
cache; Level 1 (L1) memory;
Level 1 (L1) Data Memory; Level 1
(L1) Instruction Memory; Level 2
(L2) memory
memory access requests, USB, failed,
14-60
memory address alignment,
5-13
memory architecture,
1-5
Memory Data Window, PCI,
13-6
Memory DMA.
See
MemDMA
Memory Interface module, USB,
14-8
memory latency timer, PCI,
13-36
Memory Management Unit (MMU),
6-56
Memory Management unit (MMU),
1-5
memory map
PCI,
13-4
memory-mapped registers (MMRs),
6-84
to
6-85
PCI on EAB,
13-26
memory reference, exception for,
4-38
microcontroller load/store instructions,
5-5
minimal clock load and SDRAM,
18-44
miss, read buffer,
18-73
Mixing Modes,
12-17
-law companding,
11-2
,
11-53
,
11-67
MMR location of core events,
4-35
MMU (memory management unit),
1-5
mode
boot,
1-24
,
3-17
Broadcast,
10-3
,
10-14
,
10-30
Bypass,
3-17
DMA,
12-17
emulator,
1-5
Non-DMA,
12-15
serial port,
11-8
SPI Master,
10-3
,
10-32
SPI Slave,
10-3
,
10-34
Supervisor,
1-5
User,
1-5
mode fault error (MODF),
10-36
Mode register,
18-32
MODF,
10-36
modified addressing,
5-4
modified state bit (definition),
6-2
Modify address,
5-1
Modify instruction,
5-12
Modify registers (M[3:0]),
2-7
,
5-2
,
5-6
move instruction, conditional,
4-13
moving data, serial port,
11-69
moving data between SPORTS and
memory,
11-69
M-registers (Modify),
2-7
MSEL clock frequency,
3-11
MSEL (Multiplication Select) field,
8-7
multichannel DMA data packing,
11-68
multichannel enable,
11-67
multichannel frame delay,
11-64
Multichannel Frame Delay (MFD) field,
11-64
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...