ADSP-BF535 Blackfin Processor Hardware Reference
10-15
SPI Compatible Port Controllers
Figure 10-6
shows one ADSP-BF535 processor as a master with three
ADSP-BF535 processors (or other SPI compatible devices) as slaves.
SPIx Status Register (SPIx_ST)
The SPI Status register (
SPIx_ST
) is used to detect when an SPI transfer is
complete or if transmission/reception errors occur. The
SPIx_ST
register
can be read at any time.
Some of the bits in
SPIx_ST
are read-only and other bits are sticky. Bits
that just provide information about the SPI are read-only. These bits are
set and cleared by the hardware. Sticky bits are set when an error condi-
tion occurs. These bits are set by hardware and must be cleared by
software. To clear a sticky bit, the user must write a 1 to the desired bit
position of
SPIx_ST
. For example, if the
TXE
bit is set, the user must write
a 1 to bit 2 of
SPIx_ST
to clear the
TXE
error condition. This allows the
user to read
SPIx_ST
without changing its value.
Figure 10-6. Single Master, Multiple Slave Configuration
MISO SCK MOSI SPISS
MISO SCK MOSI SPISS
MISO SCK MOSI SPISS
MISO SCK MOSI SPISS
PF
PF
PF
VDD
Slave
Device
Slave
Device
Slave
Device
Master
Device
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...