ADSP-BF535 Blackfin Processor Hardware Reference
I-47
Index
V
Valid bit
clearing,
6-47
figure,
6-29
function,
6-19
function of,
6-60
in address tag compare operation,
6-20
in cache line replacement,
6-22
in instruction cache invalidation,
6-25
in line fill buffer,
6-21
in tag of cache line,
6-19
valid (definition),
6-4
vendor ID, PCI,
13-30
victim (definition),
6-4
video ALU instructions,
5-13
video ALU operations,
2-32
video data,
14-11
Vi+
development environment,
1-24
voltage,
8-23
changing,
8-24
dynamic control,
8-23
external regulator,
8-25
Voltage-Controlled Oscillator (VCO),
8-2
W
wait states, additional,
18-26
WAKEUP signal,
3-10
,
8-18
Watchdog Control register
(WDOG_CTL),
16-27
Watchdog Count register
(WDOG_CNT),
16-26
Watchdog Status register
(WDOG_STAT),
16-26
watchdog timer,
8-20
,
16-25
functionality,
1-16
Watchdog Timer reset,
3-13
,
3-14
Watchpoint Data Address Control register
(WPDACTL),
20-13
Watchpoint Data Address Count Value
registers (WPDACNTx),
20-11
Watchpoint Data Address registers
(WPDAx),
20-11
Watchpoint Instruction Address Control
register (WPIACTL),
20-7
Watchpoint Instruction Address Count
registers (WPIACNTx),
20-6
Watchpoint Instruction Address registers
(WPIAx),
20-5
Watchpoint Match,
4-42
Watchpoint Status register (WPSTAT),
20-14
Watchpoint Unit,
20-1
to
20-14
combination of instruction and data
watchpoints,
20-3
data watchpoints,
20-10
instruction watchpoints,
20-4
memory-mapped registers,
20-2
WPIACTL watchpoint ranges,
20-4
Way
1-Way associative (direct mapped),
6-2
definition,
6-4
L1 data banks as 2-Way set associative,
6-10
L1 instruction memory as 4-Way set
associative,
6-10
priority in cache line replacement,
6-23
WB (Write Back),
4-7
WDOG_CNT (Watchdog Count
register),
16-26
WDOG_CTL (Watchdog Control
register),
16-27
WDOG_STAT (Watchdog Status
register),
16-26
WDTH_CAP (Pulse Width Count and
Capture mode),
16-11
window offset,
11-65
Window Offset (WOFF) bits,
11-65
window size,
11-65
Summary of Contents for ADSP-BF535 Blackfin
Page 80: ...Development Tools 1 26 ADSP BF535 Blackfin Processor Hardware Reference...
Page 312: ...Working With Memory 6 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 332: ...System Interfaces 7 20 ADSP BF535 Blackfin Processor Hardware Reference...
Page 360: ...Dynamic Power Management Controller 8 28 ADSP BF535 Blackfin Processor Hardware Reference...
Page 446: ...Beginning and Ending an SPI Transfer 10 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 522: ...Timing Examples 11 76 ADSP BF535 Blackfin Processor Hardware Reference...
Page 562: ...IrDA Support 12 40 ADSP BF535 Blackfin Processor Hardware Reference...
Page 608: ...PCI I O Issues 13 46 ADSP BF535 Blackfin Processor Hardware Reference...
Page 672: ...References 14 64 ADSP BF535 Blackfin Processor Hardware Reference...
Page 810: ...SDRAM Controller SDC 18 86 ADSP BF535 Blackfin Processor Hardware Reference...
Page 811: ...ADSP BF535 Blackfin Processor Hardware Reference 18 87 External Bus Interface Unit...
Page 812: ...SDRAM Controller SDC 18 88 ADSP BF535 Blackfin Processor Hardware Reference...
Page 860: ...DMA Bus Debug Registers 20 30 ADSP BF535 Blackfin Processor Hardware Reference...