Public Version
www.ti.com
5.4.5
IVA2.2 Extended Function Interface
..........................................................................
5.4.5.1
Overview
...................................................................................................
5.4.5.2
C64x+ EFI Instructions
...................................................................................
5.4.5.3
C64x+ EFI Use in IVA2.2
................................................................................
5.4.5.3.1
Read Registers Using the EFI Programming Model
.............................................
5.4.5.3.2
Write Registers Using the EFI Programming Model
.............................................
5.4.6
iME and iLF Basic Programming Model
.....................................................................
5.4.6.1
Typical Use
................................................................................................
5.4.7
iVLCD Basic Programming Model
............................................................................
5.4.7.1
Setting Up Registers for Q/IQ Operation
..............................................................
5.4.7.1.1
Q/IQ Matrix Setup - Inverse Quantizer Matrix
....................................................
5.4.7.1.2
Q/IQ Rounding
........................................................................................
5.4.7.1.3
Q/IQ Offset
............................................................................................
5.4.7.1.4
Q/IQ Threshold
.......................................................................................
5.4.7.2
Setting Up Registers for VLC Operation
...............................................................
5.4.7.3
Setting Up Registers for VLD Operation
...............................................................
5.4.7.4
Calculating the Number of Bits Processed During a VLD Run
.....................................
5.4.7.5
Setting Up Registers for CAVLC Operation
...........................................................
5.4.8
Interrupt Management
..........................................................................................
5.4.8.1
Interrupt Flow in IVA2.2 Subsystem
....................................................................
5.4.8.2
Event Combined Programming Sequence
............................................................
5.4.8.3
Event <-> Interrupt Mapping Programming Sequence
..............................................
5.4.8.4
Interrupt Exception Programming Sequence
..........................................................
5.4.8.5
Interrupt Controller Basic Programming Model for Power Down of IVA2.2 Subsystem
.........
5.4.8.6
Interrupt Controller Basic Programming Model for Power On of IVA2.2 Subsystem
............
5.4.8.7
Video and Sequencer Module interrupt Handling
....................................................
5.4.8.7.1
Sequencer Interrupt
..................................................................................
5.4.8.7.2
DSP Megamodule Interrupt
.........................................................................
5.4.9
Memory Management
..........................................................................................
5.4.9.1
External Memory
..........................................................................................
5.4.9.1.1
Cacheability
...........................................................................................
5.4.9.1.2
Virtual Addressing
....................................................................................
5.4.9.2
Internal Memory
...........................................................................................
5.4.9.2.1
Memory Protection
...................................................................................
5.4.9.2.2
Bandwidth Management
.............................................................................
5.4.9.3
SL2 Memory Management
..............................................................................
5.4.9.3.1
SL2 Performance Optimizations
...................................................................
5.4.9.3.2
SL2 Performance Limitations
.......................................................................
5.4.9.3.3
SL2 Illegal Accesses
.................................................................................
5.4.10
IVA2.2 Power Management
..................................................................................
5.4.10.1
Clock Management
.......................................................................................
5.4.10.1.1
Clock Configuration
..................................................................................
5.4.10.1.2
Clock Gating
..........................................................................................
5.4.10.2
Reset Management
.......................................................................................
5.4.10.3
Power-Down and Wake-Up Management
.............................................................
5.4.10.4
Powering Down L2$ Memory While IVA2 is Active
..................................................
5.4.10.5
Video and Sequencer Module Management
..........................................................
5.4.10.5.1
Module Dynamic Power Savings
..................................................................
5.4.10.5.2
System Dynamic Power Savings
..................................................................
5.4.11
Error Identification Process
...................................................................................
5.4.11.1
Error Reporting for IDMA Module
.......................................................................
5.4.11.2
Error Reporting for EDMA Module
.....................................................................
5.4.11.3
Error Reporting for the L3 Interconnect
................................................................
14
Contents
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...