Public Version
www.ti.com
General-Purpose Memory Controller
Table 10-10. Misaligned Nibble Mapping of Message in 8-bit NAND
Byte Offset
8-Bit Word
4-Bit Most Significant Nibble
4-Bit Less Significant Nibble
1
(msb) Nibble S-1
Nibble S-2
2
Nibble S-3
Nibble S-4
...
...
...
(S+1)/2 - 2
Nibble 2
Nibble 1
(S+1)/2 - 1
Nibble 0 (lsb)
Table 10-11. Aligned Nibble Mapping of Message in 16-bit NAND
Byte Offset
16-Bit Word
4-Bit Most Significant Nibble
4-Bit Less Significant Nibble
0
Nibble S-3
Nibble S-4
(msb) Nibble S-1
Nibble S-2
2
Nibble S-7
Nibble S-8
Nibble S-5
Nibble S-6
...
...
...
S/2 - 4
Nibble 5
Nibble 4
Nibble 7
Nibble 6
S/2 - 2
Nibble 1
Nibble 0 (lsb)
Nibble 3
Nibble 2
Table 10-12. Misaligned Nibble Mapping of Message in 16-bit NAND (1 Unused Nibble)
Byte Offset
16-Bit Word
4-Bit Most Significant Nibble
4-bit less significant Nibble
0
Nibble S-3
Nibble S-4
(msb) Nibble S-1
Nibble S-2
2
Nibble S-7
Nibble S-8
Nibble S-5
Nibble S-6
...
...
...
(S+1)/2 - 4
Nibble 4
Nibble 3
Nibble 6
Nibble 5
(S+1)/2 - 2
Nibble 0 (lsb)
Nibble 2
Nibble 1
Table 10-13. Misaligned Nibble Mapping of Message in 16-bit NAND (2 Unused Nibbles)
Byte Offset
16-Bit Word
4-Bit Most Significant Nibble
4-Bit Less Significant Nibble
0
Nibble S-3
Nibble S-4
(msb) Nibble S-1
Nibble S-2
2
Nibble S-7
Nibble S-8
Nibble S-5
Nibble S-6
...
...
...
(S+2)/2 - 4
Nibble 3
Nibble 2
Nibble 5
Nibble 4
(S+2)/2 - 2
Nibble 1
Nibble 0 (lsb)
Table 10-14. Misaligned Nibble Mapping of Message in 16-bit NAND (3 Unused Nibbles)
Byte Offset
16-Bit Word
4-Bit Most Significant Nibble
4-Bit Less Significant Nibble
0
Nibble S-3
Nibble S-4
(msb) Nibble S-1
Nibble S-2
2
Nibble S-7
Nibble S-8
Nibble S-5
Nibble S-6
...
...
...
(S+3)/2 - 4
Nibble 2
Nibble 1
Nibble 4
Nibble 3
(S+3)/2 - 2
Nibble 0 (lsb)
2171
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...