Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
5:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
3
GRPSEL_GPIO1
Select the GPIO 1 in the MPU wake-up events group
RW
0x1
0x0: GPIO 1 is not attached to the MPU wake-up events
group.
0x1: GPIO 1 is attached to the MPU wake-up events
group.
2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
1
RESERVED
Reserved for non-GP devices.
R
0x1
0
GRPSEL_GPT1
Select the GPTIMER 1 in the MPU wake-up events group
RW
0x1
0x0: GPTIMER 1 is not attached to the MPU wake-up
events group.
0x1: GPTIMER 1 is attached to the MPU wake-up events
group.
Table 3-380. Register Call Summary for Register PM_MPUGRPSEL_WKUP
PRCM Functional Description
•
:
PRCM Basic Programming Model
•
PM_ <processor_name> GRPSEL_ <domain_name> (Processor Group Selection Register)
PRCM Register Manual
•
Table 3-381. PM_IVA2GRPSEL_WKUP
Address Offset
0x0000 00A8
Physical Address
0x4830 6CA8
Instance
WKUP_PRM
Description
This register allows selecting the group of modules that wake-up the IVA2.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
GRPSEL_IO
GRPSEL_SR2
GRPSEL_SR1
GRPSEL_GPT1
GRPSEL_GPIO1
Bits
Field Name
Description
Type
Reset
31:10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
9
RESERVED
Reserved for non-GP devices.
RW
0x0
8
GRPSEL_IO
Select the IO pad in the IVA2 wake-up events group
RW
0x0
0x0: IO pad module is not attached to the IVA2 wake-up
events group.
0x1: IO pad module is attached to the IVA2 wake-up
events group.
7
GRPSEL_SR2
Select the Smart Reflex 2 in the IVA2 wake-up events
RW
0x0
group
0x0: Smart Reflex 2 is not attached to the IVA2 wake-up
events group.
0x1: Smart Reflex 2 is attached to the IVA2 wake-up
events group.
598
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...