Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
11
EN_UART3
UART3 functional clock control.
RW
0x0
0x0: UART 3 functional clock is disabled
0x1: UART 3 functional clock is enabled
10
EN_GPT9
GPTIMER 9 functional clock control.
RW
0x0
0x0: GPTIMER 9 functional clock is disabled
0x1: GPTIMER 9 functional clock is enabled
9
EN_GPT8
GPTIMER 8 functional clock control.
RW
0x0
0x0: GPTIMER 8 functional clock is disabled
0x1: GPTIMER 8 functional clock is enabled
8
EN_GPT7
GPTIMER 7 functional clock control.
RW
0x0
0x0: GPTIMER 7 functional clock is disabled
0x1: GPTIMER 7 functional clock is enabled
7
EN_GPT6
GPTIMER 6 functional clock control.
RW
0x0
0x0: GPTIMER 6 functional clock is disabled
0x1: GPTIMER 6 functional clock is enabled
6
EN_GPT5
GPTIMER 5 functional clock control.
RW
0x0
0x0: GPTIMER 5 functional clock is disabled
0x1: GPTIMER 5 functional clock is enabled
5
EN_GPT4
GPTIMER 4 functional clock control.
RW
0x0
0x0: GPTIMER 4 functional clock is disabled
0x1: GPTIMER 4 functional clock is enabled
4
EN_GPT3
GPTIMER 3 functional clock control.
RW
0x0
0x0: GPTIMER 3 functional clock is disabled
0x1: GPTIMER 3 functional clock is enabled
3
EN_GPT2
GPTIMER 2 functional clock control.
RW
0x0
0x0: GPTIMER 2 functional clock is disabled
0x1: GPTIMER 2 functional clock is enabled
2
EN_MCBSP4
McBSP 4 functional clock control.
RW
0x0
0x0: McBSP 4 functional clock is disabled
0x1: McBSP 4 functional clock is enabled
1
EN_MCBSP3
McBSP3 functional clock control.
RW
0x0
0x0: McBSP 3 functional clock is disabled
0x1: McBSP 3 functional clock is enabled
0
EN_MCBSP2
McBSP 2 functional clock control.
RW
0x0
0x0: McBSP 2 functional clock is disabled
0x1: McBSP 2 functional clock is enabled
Table 3-247. Register Call Summary for Register CM_FCLKEN_PER
PRCM Functional Description
•
•
PER Power Domain Clock Controls
[3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14]
PRCM Basic Programming Model
•
CM_FCLKEN_ <domain_name> (Functional Clock Enable Register)
:
PRCM Register Manual
•
525
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...