Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0x1:
FIFO merge enabled
All the FIFOS are merged into a single one to be used
by the single active pipeline.
13
TCKDIGSELECTION
Transparency color key selection (digital output)
RW
0
wr: EVSYNC
0x0:
Graphics destination transparency color key selected in
normal mode or graphics source transparency color key
selected in alpha mode
0x1:
Video source transparency color key selected in normal
mode
12
TCKDIGENABLE
Transparency color key enabled (digital output)
RW
0
wr: EVSYNC
0x0:
Disable the transparency color key for digital output
0x1:
Enable the transparency color key for digital output
11
TCKLCDSELECTION
Transparency color key selection (LCD output)
RW
0
WR: VFP
0x0:
Graphics destination transparency color key selected in
normal mode or graphics source transparency color key
selected in alpha mode
0x1:
Video source transparency color key selected in normal
mode
10
TCKLCDENABLE
Transparency color key enabled (LCD output)
RW
0
WR: VFP *
0x0:
Disable the transparency color key for the LCD
0x1:
Enable the transparency color key for the LCD
9
FUNCGATED
Functional clocks gated enabled
RW
0
WR: immediate
0x0:
Functional clocks gated disabled
0x1:
Functional clocks gated enabled
8
ACBIASGATED
ACBias Gated Enabled
RW
0
WR: VFP
0x0:
AcBias Gated Disabled
0x1:
AcBias Gated Enabled
7
VSYNCGATED
VSYNC Gated Enabled
RW
0
WR: VFP
0x0:
VSYNC Gated Disabled
0x1:
VSYNC Gated Enabled
6
HSYNCGATED
HSYNC Gated Enabled
RW
0
WR: VFP
0x0:
HSYNC Gated Disabled
0x1:
HSYNC Gated Enabled
5
PIXELCLOCKGATED
Pixel Clock Gated Enabled
RW
0
WR: VFP
0x0:
Pixel Clock Gated Disabled
0x1:
Pixel Clock Gated Enabled
4
PIXELDATAGATED
Pixel Data Gated Enabled
RW
0
WR: VFP
0x0:
Pixel Data Gated Disabled
0x1:
Pixel Data Gated Enabled
3
PALETTEGAMMATABLE
Palette/Gamma Table selection
RW
0
WR: EVSYNC or VFP
0x0:
LUT used as palette (only if graphics format is
BITMAP1, 2, 4, and 8)
0x1:
LUT used as gamma table (only if graphics format is
NOT BITMAP1, 2, 4, and 8 or no graphics window
present)
1834
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...