Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
6
AUTO_GPT5
GPTIMER 5 auto clock control.
RW
0x0
0x0: GPTIMER 5 interface clock is unrelated to the
domain state transition.
0x1: GPTIMER 5 interface clock is automatically enabled
or disabled along with the domain state transition.
5
AUTO_GPT4
GPTIMER 4 auto clock control.
RW
0x0
0x0: GPTIMER 4 interface clock is unrelated to the
domain state transition.
0x1: GPTIMER 4 interface clock is automatically enabled
or disabled along with the domain state transition.
4
AUTO_GPT3
GPTIMER 3 auto clock control.
RW
0x0
0x0: GPTIMER 3 interface clock is unrelated to the
domain state transition.
0x1: GPTIMER 3 interface clock is automatically enabled
or disabled along with the domain state transition.
3
AUTO_GPT2
GPTIMER 2 auto clock control.
RW
0x0
0x0: GPTIMER 2 interface clock is unrelated to the
domain state transition.
0x1: GPTIMER 2 interface clock is automatically enabled
or disabled along with the domain state transition.
2
AUTO_MCBSP4
McBSP 4 auto clock control.
RW
0x0
0x0: McBSP 4 interface clock is unrelated to the domain
state transition.
0x1: McBSP 4 interface clock is automatically enabled or
disabled along with the domain state transition.
1
AUTO_MCBSP3
McBSP 3 auto clock control.
RW
0x0
0x0: McBSP 3 interface clock is unrelated to the domain
state transition.
0x1: McBSP 3 interface clock is automatically enabled or
disabled along with the domain state transition.
0
AUTO_MCBSP2
McBSP 2 auto clock control.
RW
0x0
0x0: McBSP 2 interface clock is unrelated to the domain
state transition.
0x1: McBSP 2 interface clock is automatically enabled or
disabled along with the domain state transition.
Table 3-253. Register Call Summary for Register CM_AUTOIDLE_PER
PRCM Functional Description
•
PER Power Domain Clock Controls
PRCM Basic Programming Model
•
CM_AUTOIDLE_ <domain_name> (Autoidle Register)
:
PRCM Register Manual
•
531
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...