Public Version
www.ti.com
MPU Subsystem Functional Description
The MPU DPLL power domain is switched off automatically by the PRCM only when the device enters the
OFF mode.
MPU subsytem power modes:
The major part of the MPU subsystem belongs to the MPU power domain. The modules inside this power
domain can be off at a time when the ARM processor is in an OFF or standby mode. IDLE/WAKEUP
control is managed by the clock generator block, but initiated by the PRCM module. The MPU standby
status can be checked with the PRCM.CM_IDLEST_MPU[0] ST_MPU bit.
For the MPU to be on, the core (referred here as the device core) power must be on.
The device power management does not allow INTC to go to OFF state when MPU domain is on (active
or one of retention modes).
The NEON core has independent power off mode when not in use. Enabling and disabling of NEON can
be controlled by software.
CAUTION
The MPU L1 cache memory does not support retention mode, and its array
switch is controlled together with the MPU logic. For compliance, the L1
retention control signals exist at the PRCM boundary, but are not used. The
ARM L2 can be put into retention independently of the other domains.
MPU retention modes are:
•
Open switch retention (OSwR)
•
Closed switch retention (CSwR)
These modes are described in
Table 4-13. MPU Retention Modes
Name
Mode
ARM Logic
L1
L2
Dormant
OSwR
OFF
OFF
RET
RET
CSwR
ON
ON
RET
outlines the supported operational power modes. All other combinations are illegal. The ARM
L2, NEON, and ETM/Debug can be powered up/down independently. The APB/ATB ETM/Debug column
refers to all three features: ARM emulation, trace, and debug.
Table 4-14. MPU Subsystem Operation Power Modes
Mode
MPU and
ARM L2 RAM
NEON
MPU INTC
APB/ATB Debug Comments
ARM Core
and ETM
Logic
1
Active
Active
Active
Active
Disabled or
Functional active run mode (ETM
enabled
enabled mode when
emulation/debug required.
Production devices should have
ETM disabled).
2
Active
Active
OFF
Active
Disabled or
Functional active run mode. NEON
enabled
disabled via SW; NEON is internally
clock gated.
3
Active
RET
Active
Active
Disabled or
Do not use; see
(1)
enabled
4
Active
RET
OFF
Active
Disabled or
Do not use; see
(1)
enabled
(1)
The L2 can be put into retention mode regardless of other voltage domain states. The combination of Cortex Logic active and L2 in
retention mode (modes 3 and 4) is legal, but would result in improper execution of instructions with referencing data from L2. This
combination must not be used.
687
SWPU177N – December 2009 – Revised November 2010
MPU Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...