Public Version
HS I
2
C Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0x0:
Transmit Draining interrupt disabled
0x1:
Transmit Draining interrupt enabled
13
RDR_IE
Receive Draining interrupt enable. Mask or unmask the
RW
0
interrupt signaled by the bit in
0x0:
Receive Draining interrupt disabled
0x1:
Receive Draining interrupt enabled
12
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x0
11
ROVR_IE
Receive overrun enable set.
RW
0
0x0:
Receive overrun interrupt disabled
0x1:
Receive Draining interrupt enabled
10
XUDF_IE
Transmit underflow enable set.
RW
0
0x0:
Transmit underflow interrupt disabled
0x1:
Transmit underflow interrupt enabled
9
AAS_IE
Addressed as Slave interrupt enable. Mask or unmask
RW
0
the interrupt signaled by the bit in
[AAS].
0x0:
Addressed as Slave interrupt disabled
0x1:
Addressed as Slave interrupt enabled
8
BF_IE
Bus Free interrupt enable. Mask or unmask the interrupt
RW
0
signaled by the bit in
[BF].
0x0:
Bus Free interrupt disabled
0x1:
Bus Free interrupt enabled
7
AERR_IE
Access Error interrupt enable. Mask or unmask the
RW
0
interrupt signaled by the bit in
0x0:
Access Error interrupt disabled
0x1:
Access Error interrupt enabled
6
STC_IE
Start Condition interrupt enable. Mask or unmask the
RW
0
interrupt signaled by the bit in
0x0:
Start Condition interrupt disabled
0x1:
Start Condition interrupt enabled
5
GC_IE
General Call interrupt enable. Mask or unmask the
RW
0
interrupt signaled by the bit in
0x0:
General Call interrupt disabled
0x1:
General Call interrupt enabled
4
XRDY_IE
Transmit data ready interrupt enable. Mask or unmask
RW
0
the interrupt signaled by bit in
0x0:
Transmit Data Ready interrupt disabled
0x1:
Transmit Data Ready interrupt enabled
3
RRDY_IE
Receive Data Ready interrupt enable. Mask or unmask
RW
0
the interrupt signaled by the bit in
[RRDY].
0x0:
Receive Data Ready interrupt disabled
0x1:
Receive Data Ready interrupt enabled
2
ARDY_IE
Register Access Ready interrupt enable. Mask or
RW
0
unmask the interrupt signaled by the bit in
[ARDY].
0x0:
Register Access Ready interrupt disabled
0x1:
Register Access Ready interrupt enabled
1
NACK_IE
No Acknowledgment interrupt enable. Mask or unmask
RW
0
the interrupt signaled by the bit in
[NACK].
0x0:
No Acknowledge interrupt disabled
0x1:
No Acknowledge Ready interrupt enabled
0
AL_IE
Arbitration Lost interrupt enable. Mask or unmask the
RW
0
interrupt signaled by the bit in
0x0:
Arbitration Lost interrupt disabled
2820
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...