Public Version
Camera ISP Register Manual
www.ti.com
Table 6-457. RSZ_HFILT1312
Address Offset
0x0000 0040
Physical Address
0x480B D040
Instance
ISP_RESIZER
Description
HORIZONTAL FILTER COEFFICIENTS 12 AND 13 REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
COEF13
RESERVED
COEF12
Bits
Field Name
Description
Type
Reset
31:26
RESERVED
Write 0s for future compatibility.
RW
0x00
Reads returns 0.
25:16
COEF13
10-bit coefficient (S10Q8 format -> range of -2 to
RW
0x000
1.255/256, 1 is 0x100) - Phase 1/3, tap 5/1
15:10
RESERVED
Write 0s for future compatibility.
RW
0x00
Reads returns 0.
9:0
COEF12
10-bit coefficient (S10Q8 format -> range of -2 to
RW
0x000
1.255/256, 1 is 0x100) - Phase 1/3, tap 4/0
Table 6-458. Register Call Summary for Register RSZ_HFILT1312
Camera ISP Register Manual
•
Camera ISP RESIZER Register Summary
Table 6-459. RSZ_HFILT1514
Address Offset
0x0000 0044
Physical Address
0x480B D044
Instance
ISP_RESIZER
Description
HORIZONTAL FILTER COEFFICIENTS 14 AND 15 REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
COEF15
RESERVED
COEF14
Bits
Field Name
Description
Type
Reset
31:26
RESERVED
Write 0s for future compatibility.
RW
0x00
Reads returns 0.
25:16
COEF15
10-bit coefficient (S10Q8 format -> range of -2 to
RW
0x000
1.255/256, 1 is 0x100) - Phase 1/3, tap 7/3
15:10
RESERVED
Write 0s for future compatibility.
RW
0x00
Reads returns 0.
9:0
COEF14
10-bit coefficient (S10Q8 format -> range of -2 to
RW
0x000
1.255/256, 1 is 0x100) - Phase 1/3, tap 6/2
Table 6-460. Register Call Summary for Register RSZ_HFILT1514
Camera ISP Register Manual
•
Camera ISP RESIZER Register Summary
1462
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...