Public Version
www.ti.com
L3 and L4 Memory Space Mapping
This section describes all modules and features in the high-tier device. In unavailable modules and
features, the memory area is reserved, read is undefined, and write can lead to unpredictable behavior.
Table 2-3. L4-Core Memory Space Mapping
(1)
Device Name
Start Address
End Address
Size
Description
(Hex)
(Hex)
L4-Core
0x4800 0000
0x48FF FFFF
16MB
Reserved
0x4800 0000
0x4800 1FFF
8KB
Reserved
System control module (SCM)
0x4800 2000
0x4800 2FFF
4KB
Module
0x4800 3000
0x4800 3FFF
4KB
L4 interconnect
Clock manager
0x4800 4000
0x4800 5FFF
8KB
Module region A
• DPLL
0x4800 6000
0x4800 67FF
2KB
Module region B
• Clock manager
0x4800 6800
0x4800 6FFF
2KB
Reserved
0x4800 7000
0x4800 7FFF
4KB
L4 interconnect
Reserved
0x4800 8000
0x4802 3FFF
112KB
Reserved
Reserved
0x4802 4000
0x4802 4FFF
4KB
Reserved
0x4802 5000
0x4802 5FFF
4KB
Reserved
Reserved
0x4802 6000
0x4803 FFFF
104KB
Reserved
L4-Core configuration
0x4804 0000
0x4804 07FF
2KB
Address/protection (AP)
0x4804 0800
0x4804 0FFF
2KB
Initiator port (IP)
0x4804 1000
0x4804 1FFF
4KB
Link agent (LA)
Reserved
0x4804 2000
0x4804 FBFF
55KB
Reserved
Display subsystem
0x4804 FBFF
0x4804 FFFF
1KB
DSI
• DSI
0x4805 0000
0x4805 03FF
1KB
Display subsystem top
• Display subsystem top
0x4805 0400
0x4805 07FF
1KB
Display controller
• Display controller
0x4805 0800
0x4805 0BFF
1KB
RFBI
• Remote frame buffer interface
0x4805 0C00
0x4805 0FFF
1KB
Video encoder
(RFBI)
• Video encoder (VENC)
0x4805 1000
0x4805 1FFF
4KB
L4 interconnect
Reserved
0x4805 2000
0x4805 5FFF
16KB
Reserved
sDMA
0x4805 6000
0x4805 6FFF
4KB
Module
0x4805 7000
0x4805 7FFF
4KB
L4 interconnect
Reserved
0x4805 8000
0x4805 FFFF
32KB
Reserved
I2C3
0x4806 0000
0x4806 0FFF
4KB
Module
0x4806 1000
0x4806 1FFF
4KB
L4 interconnect
USBTLL
0x4806 2000
0x4806 2FFF
4KB
Module
0x4806 3000
0x4806 3FFF
4KB
L4 interconnect
HS USB Host
0x4806 4000
0x4806 4FFF
4KB
Module
0x4806 5000
0x4806 5FFF
4KB
L4 interconnect
Reserved
0x4806 6000
0x4806 9FFF
16KB
Reserved
UART1
0x4806 A000
0x4806 AFFF
4KB
Module
0x4806 B000
0x4806 BFFF
4KB
L4 interconnect
UART2
0x4806 C000
0x4806 CFFF
4KB
Module
0x4806 D000
0x4806 DFFF
4KB
L4 interconnect
Reserved
0x4806 E000
0x4806 FFFF
8KB
Reserved
I2C1
0x4807 0000
0x4807 0FFF
4KB
Module
0x4807 1000
0x4807 1FFF
4KB
L4 interconnect
I2C2
0x4807 2000
0x4807 2FFF
4KB
Module
0x4807 3000
0x4807 3FFF
4KB
L4 interconnect
(1)
The registers mapped in this range are shadow registers of the first 2-KB region A [0x4800 4000 – 0x4800 47FF]. Region A and region B
share the same port.
211
SWPU177N – December 2009 – Revised November 2010
Memory Mapping
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...