![Texas Instruments OMAP36 Series Скачать руководство пользователя страница 2040](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_10946782040.webp)
Public Version
L3 Interconnect
www.ti.com
Bits
Field Name
Description
Type
Reset
63:42
Reserved
Reserved
R
0x0000
41:32
REQ_INFO
MReqInfo bits of command that caused the error
R
0x0000
31
MULTI
Multiple Errors
RW
0
Write 0x0: Ignored
Read 0x0: Multiple error not seen
Write 0x1: Clear MULTI flag
Read 0x1: Multiple error seen
30:28
Reserved
Reserved
R
0x0
27:24
CODE
Error code
RW
0x0
23:16
Reserved
Reserved
R
0x00
15:8
INITID
Initiator ID from which command was launched. . See
R
0x00
7:3
Reserved
Reserved
R
0x00
2:0
CMD
Command that caused the error
R
0x0
Table 9-63. Register Call Summary for Register L3_TA_ERROR_LOG
L3 Interconnect
•
:
•
:
•
Table 9-64. L3_TA_ERROR_LOG_ADDR
Address Offset
0x060
Physical Address
See
to
Description
Error log address register of TA block
Type
RW
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
Reserved
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
Bits
Field Name
Description
Type
Reset
63:32
Reserved
Reserved
R
0x000000
31:0
ADDR
Address of the command that caused the error
R
0x0000000000
Table 9-65. Register Call Summary for Register L3_TA_ERROR_LOG_ADDR
L3 Interconnect
•
:
•
9.2.5.3
Register Target (RT)
This section describes the RT module.
lists the RT registers and their physical addresses.
through
describe the individual registers in the module instance.
2040
Interconnect
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...