Public Version
L4 Interconnects
www.ti.com
Table 9-201. Register Call Summary for Register L4_LA_NETWORK_L
L4 Interconnects
•
Table 9-202. L4_LA_NETWORK_H
Address Offset
0x014
Physical Address
Please refer to
Description
Identify the interconnect
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ID
Bits
Field Name
Description
Type
Reset
31:0
ID
The ID field uniquely identifies this interconnect, and can serve as a
R
0x00010000
chip ID.
Table 9-203. Register Call Summary for Register L4_LA_NETWORK_H
L4 Interconnects
•
Table 9-204. L4_LA_INITIATOR_INFO_L
Address Offset
0x018
Physical Address
Please refer to
Description
Contain initiator subsystem information.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
NUMBER_REGIONS
Reserved
SEGMENTS
PROT_GROUPS
Bits
Field Name
Description
Type
Reset
31:28
Reserved
Read returns 0.
R
0x0
27:24
PROT_GROUPS
The number of protection groups. The PROT_GROUPS field contains
R
see
read-only configuration information for the address mapping and
protection structure of the initiator subsystem. If the PROT_GROUPS
field is set to 0, there are no protection group registers.
23:16
NUMBER_REGIONS
The number of regions. The NUMBER_REGIONS field contains
R
see
read-only configuration information for the region register of the
initiator subsystem.
15:4
Reserved
Read returns 0.
R
0x000
3:0
SEGMENTS
The number of segments. The SEGMENT fields contains read-only
R
see
configuration information for the segment register of the initiator
subsystem.
Table 9-205. Register Call Summary for Register L4_LA_INITIATOR_INFO_L
L4 Interconnects
•
2098Interconnect
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...