Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
4
CMD0
Selects the ON/ON-LP/Retention/OFF voltage values for
RW
0x0
the first VDD channel (VDD1).
3
RACEN0
Enable bit for usage of RAC0.
RW
0x0
2
RAC0
Set the ON/ON-LP/Retention/OFF command
RW
0x0
configuration register address pointer for the first VDD
channel (VDD1).
1
RAV0
Set the voltage configuration register address pointer for
RW
0x0
the first VDD channel (VDD1).
0
SA0
Set the slave address pointer for the first VDD channel
RW
0x0
(VDD1).
Table 3-450. Register Call Summary for Register PRM_VC_CH_CONF
PRCM Basic Programming Model
•
•
PRM_VC_CH_CONF (Voltage Controller Channel Configuration Register)
•
Voltage Controller Initialization Basic Programming Model
[4] [5] [6] [7] [8] [9] [10] [11] [12] [13]
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-451. PRM_VC_I2C_CFG
Address Offset
0x0000 0038
Physical Address
0x4830 7238
Instance
Global_Reg_PRM
Description
This register allows the configuration pointers for both VDD channels.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MCODE
SREN
HSEN
HSMASTER
Bits
Field Name
Description
Type
Reset
31:6
RESERVED
Write 0s for future compatibility. Read is undefined.
R
0x0000000
5
HSMASTER
Put the I2C pads in a low power mode in case of light
RW
0x0
load.
0x0: Disables the I2C pads low power mode
0x1: Enables the I2C pads low power mode
4
SREN
Enables the I2C repeated start operation mode.
RW
0x1
0x0: Disables the repeated start operation mode
0x1: Enables the repeated start operation mode
3
HSEN
Enables I2C bus High Speed mode.
RW
0x1
0x0: Disables the I2C high speed mode
0x1: Enables the I2C high speed mode
2:0
MCODE
Master code value for I2C High Speed preamble
RW
0x0
transmission.
Table 3-452. Register Call Summary for Register PRM_VC_I2C_CFG
PRCM Basic Programming Model
•
•
Voltage Controller Initialization Basic Programming Model
PRCM Use Cases and Tips
•
Device SmartReflex Initialization
:
631
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...