Public Version
Display Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
Write 0x1:
Vid1EndWindow status bit reset
10
VID1FIFOUNDERFLOW
Vid1FIFOUnderflow
RW
0
Read 0x0:
Vid1FIFOUnderflow is false.
Write 0x0:
Vid1FIFOUnderflow status bit unchanged
Read 0x1:
Vid1FIFOUnderflow is true (pending).
Write 0x1:
Vid1FIFOUnderflow status bit reset
9
OCPERROR
OCPError
RW
0
Read 0x0:
OCPError is false.
Write 0x0:
OCPError status bit unchanged
Read 0x1:
OCPError is true (pending).
Write 0x1:
OCPError status bit reset
8
PALETTEGAMMA
PaletteGammaLoading
RW
0
LOADING
Read 0x0:
PaletteGammaLoading is false.
Write 0x0:
PaletteGammaLoading status bit unchanged
Read 0x1:
PaletteGammaLoading is true (pending).
Write 0x1:
PaletteGammaLoading status bit reset
7
GFXENDWINDOW
GfxEndWindow
RW
0
Read 0x0:
GfxEndWindow is false.
Write 0x0:
GfxEndWindow status bit unchanged
Read 0x1:
GfxEndWindow is true (pending).
Write 0x1:
GfxEndWindow status bit reset
6
GFXFIFOUNDERFLOW
GfxFIFOUnderflow
RW
0
Read 0x0:
GfxFIFOUnderflow is false.
Write 0x0:
GfxFIFOUnderflow status bit unchanged
Read 0x1:
GfxFIFOUnderflow is true (pending).
Write 0x1:
GfxFIFOUnderflow status bit reset
5
PROGRAMMEDLINE
ProgrammedLineNumber
RW
0
NUMBER
Read 0x0:
ProgrammedLineNumber is false.
Write 0x0:
ProgrammedLineNumber status bit unchanged
Read 0x1:
ProgrammedLineNumber is true (pending).
Write 0x1:
ProgrammedLineNumber status bit reset
4
ACBIASCOUNTSTATUS
ACBiasCountStatus
RW
0
Read 0x0:
ACBiasCountStatus is false.
Write 0x0:
ACBiasCountStatus status bit unchanged
Read 0x1:
ACBiasCountStatus is true (pending).
Write 0x1:
ACBiasCountStatus status bit reset
3
EVSYNC_ODD
EVSYNC_ODD
RW
0
Read 0x0:
EVSYNC_ODD is false.
Write 0x0:
EVSYNC_ODD status bit unchanged
Read 0x1:
EVSYNC_ODD is true (pending).
Write 0x1:
EVSYNC_ODD status bit reset
2
EVSYNC_EVEN
EVSYNC_EVEN
RW
0
Read 0x0:
EVSYNC_EVEN is false.
Write 0x0:
EVSYNC_EVEN status bit unchanged
Read 0x1:
EVSYNC_EVEN is true (pending).
Write 0x1:
EVSYNC_EVEN status bit reset
1
VSYNC
VSYNC
RW
0
Read 0x0:
VSYNC is false.
1826
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...