Public Version
PRCM Register Manual
www.ti.com
Table 3-452. Register Call Summary for Register PRM_VC_I2C_CFG (continued)
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-453. PRM_VC_BYPASS_VAL
Address Offset
0x0000 003C
Physical Address
0x4830 723C
Instance
Global_Reg_PRM
Description
This register allows the programming of the Power IC device using the bypass interface.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DATA
REGADDR
SLAVEADDR
VALID
RESERVED
Bits
Field Name
Description
Type
Reset
31:25
RESERVED
Write 0s for future compatibility. Read is undefined.
RW
0x00
24
VALID
This bit validates the bypass command. It is automatically
RW
0x0
cleared by HW either after getting the acknowledge back
from the SMPS or if an error occured.
0x0: Reserved
0x0: The last command send has been acknowledged
0x1: The Voltage Controller send the command to the
I2C interface
0x1: Pending command is being process
23:16
DATA
Data to send to the Power IC device.
RW
0x00
15:8
REGADDR
Set the address of Power IC device register to configure.
RW
0x00
7
RESERVED
Write 0s for future compatibility. Read is undefined.
RW
0x0
6:0
SLAVEADDR
Set the I2C slave address value.
RW
0x00
Table 3-454. Register Call Summary for Register PRM_VC_BYPASS_VAL
PRCM Basic Programming Model
•
PRCM Register Manual
•
Global_Reg_PRM Register Summary
:
Table 3-455. PRM_RSTCTRL
Address Offset
0x0000 0050
Physical Address
0x4830 7250
Instance
Global_Reg_PRM
Description
Global software and DPLL3 reset control. This register is auto-cleared. Only write 1 is possible. A read
returns 0 only.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RST_GS
RESERVED
RST_DPLL3
632
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...