Public Version
General-Purpose Timers Register Manual
www.ti.com
Table 16-36. TWPS
Address Offset
0x034
Physical Address
0x4831 8034
Instance
GPT1
0x4903 2034
GPT2
0x4903 4034
GPT3
0x4903 6034
GPT4
0x4903 8034
GPT5
0x4903 A034
GPT6
0x4903 C034
GPT7
0x4903 E034
GPT8
0x4904 0034
GPT9
0x4808 6034
GPT10
0x4808 8034
GPT11
Description
This register indicates if a Write-Posted is pending.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
W_PEND_TPIR
W_PEND_TNIR
W_PEND_TLDR
W_PEND_TCLR
W_PEND_TCVR
W_PEND_TTGR
W_PEND_TCRR
W_PEND_TOCR
W_PEND_TMAR
W_PEND_TOWR
Bits
Field Name
Description
Type
Reset
31:10
Reserved
Reads return 0.
R
0x0000000
9
W_PEND_TOWR
Write pending for register GPT_TOWR
R
0
0x0:
Overflow wrapping register write not pending
0x1:
Overflow wrapping register write pending
Reserved for instances 3, 4,
Read returns reset value.
R
0
5, 6, 7, 8, 9, 11, 12
8
W_PEND_TOCR
Write pending for register GPT_TOCR
R
0
0x0:
Overflow counter register write not pending
0x1:
Overflow counter register write pending
Reserved for instances 3, 4,
Read returns reset value.
R
0
5, 6, 7, 8, 9, 11, 12
7
W_PEND_TCVR
Write pending for register GPT_TCVR
R
0
0x0:
Counter value register write not pending
0x1:
Counter value register write pending
Reserved for instances 3, 4,
Read returns reset value.
R
0
5, 6, 7, 8, 9, 11, 12
6
W_PEND_TNIR
Write pending for register GPT_TNIR
R
0
0x0:
Negative increment register write not pending
0x1:
Negative increment register write pending
Reserved for instances 3, 4,
Read returns reset value.
R
0
5, 6, 7, 8, 9, 11, 12
5
W_PEND_TPIR
Write pending for register GPT_TPIR
R
0
0x0:
Positive increment register write not pending
0x1:
Positive increment register write pending
Reserved for instances 3, 4,
Read returns reset value.
R
0
5, 6, 7, 8, 9, 11, 12
4
W_PEND_TMAR
Write pending for register GPT_TMAR
R
0
2738
Timers
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...