Public Version
PRCM Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:21
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000
20
INTRANSITION
Domain transition status
R
0x0
0x0: No transition
0x1: DISPLAY power domain transition is in progress.
19:2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000
1:0
POWERSTATEST
Current power state status
R
0x3
0x0: Power domain is OFF
0x1: Power domain is in RETENTION
0x2: Power domain is INACTIVE
0x3: Power domain is ON
Table 3-400. Register Call Summary for Register PM_PWSTST_DSS
PRCM Basic Programming Model
•
PM_PWSTST_ <domain_name> (Power State Status Register)
PRCM Register Manual
•
Table 3-401. PM_PREPWSTST_DSS
Address Offset
0x0000 00E8
Physical Address
0x4830 6EE8
Instance
DSS_PRM
Description
This register provides a status on the DSS domain previous power state. It indicates the state entered
during the last sleep transition.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
LASTPOWERSTATEENTERED
Bits
Field Name
Description
Type
Reset
31:2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000000
1:0
LASTPOWERSTATEENTERED
Last power state entered
RW
0x0
0x0: DSS domain was previously OFF
0x1: DSS domain was previously in RETENTION
0x2: DSS domain was previously INACTIVE
0x3: DSS domain was previously ON
Table 3-402. Register Call Summary for Register PM_PREPWSTST_DSS
PRCM Basic Programming Model
•
PM_PREPWSTST_ <domain_name> (Previous Power State Status Register)
PRCM Register Manual
•
606 Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...