Public Version
SCM Register Manual
www.ti.com
Table 13-280. CONTROL_PROG_IO_WKUP1
Address Offset
0x0000 0024
Physical Address
Instance
GENERAL_WKUP
0x4800 2A80
Description
register description
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
PRG_SR_LB
PRG_32K_LB
PRG_32K_SC
PRG_NIRQ_LB
PRG_NIRQ_SC
PRG_CLKREQ_LB
PRG_CLKREQ_SC
PRG_CLKOUT1_LB
PRG_CLKOUT1_SC
PRG_SYSBOOT_LB
PRG_OFFMODE_LB
PRG_OFFMODE_SC
PRG_SR_PULLUPRESX
PRG_CHASSIS_PRCM_LB_WKUP
Bits
Field Name
Description
Type
Reset
31:30
PRG_32K_SC
Slew rate control bits.
RW
0x0
Format used in the field name below is :
(programmable_group_name)_(configurable_pin on I/O
cell)
See
for the allowed SC vs LB bitfield
combinations.
29:28
PRG_32K_LB
Effective TL length and farend capacitive load controls.
RW
0x0
This bit allows control of programmable drive/slew control
on I/O cell. Format used in the field name below is:
(programmable_group_name)_(configurable_pin on IO
cell)
See
for the allowed SC vs LB bitfield
combinations.
27:26
PRG_CLKREQ_SC
Slew rate control bits.
RW
0x0
Format used in the field name below is:
(programmable_group_name)_(configurable_pin on I/O
cell)
See
for the allowed SC vs LB bitfield
combinations.
25:24
PRG_CLKREQ_LB
Effective TL length and farend capacitive load controls.
RW
0x0
This bit allows control of programmable drive/slew control
on I/O cell. Format used in the field name below is:
(programmable_group_name)_(configurable_pin on I/O
cell)
See
for the allowed SC vs LB bitfield
combinations.
23:22
PRG_NIRQ_SC
Slew rate control bits.
RW
0x0
Format used in the field name below is:
(programmable_group_name)_(configurable_pin on I/O
cell)
See
for the allowed SC vs LB bitfield
combinations.
21:20
PRG_NIRQ_LB
Effective TL length and farend capacitive load controls.
RW
0x0
This bit allows control of programmable drive/slew control
on IO cell. Format used in the field name below is:
(programmable_group_name)_(configurable_pin on I/O
cell)
See
for the allowed SC vs LB bitfield
combinations.
2640
System Control Module
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...