camisp-213
a0 a1 a2 a3 a4 a5 a6 a7 b0 b1 b2 b3 b4 b5 b6 b7 c0 c1 c2 c3 c4 c5 c6 c7 d0 d1 d2 d3 d4 d5 d6 d7
e0 e1 e2 e3 e4 e5 e6 e7 f0 f1 f2 f3 f4 f5 f6 f7 g0 g1 g2 g3 g4 g5 g6 g7 h0 h1 h2 h3 h4 h5 h6 h7
a0
a1
a2
a3
a4
a5
a6
a7
b0
b1
b2
b3
b4
b5
b6
b7
c0
c1
c2
c3
c4
c5
c6
c7
d0
d1
d2
d3
d4
d5
d6
d7
e0
e1
e2
e3
e4
e5
e6
e7
f0
f1
f2
f3
f4
f5
f6
f7
g0
g1
g2
g3
g4
g5
g6
g7
h0
h1
h2
h3
h4
h5
h6
h7
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Y8
t0
t31
t32
t63
Time
31
31
0
0
YUV420 8-bit + CSPS
Transmitter (odd line)
Rreceiver (odd line)
FIFO data
memory
organization
a0 a1 a2 a3 a4 a5 a6 a7 b0 b1 b2 b3 b4 b5 b6 b7 c0 c1 c2 c3 c4 c5 c6 c7 d0 d1 d2 d3 d4 d5 d6 d7
U1
Y1
V1
Y2
U3
Y3
V3
Y4
U1
Y1
V1
Y2
U3
Y3
V3
Y4
t0
t31
t32
t63
Time
31
31
0
0
Transmitter (even line)
Receiver (even line)
FIFO data
memory
organization
e0 e1 e2 e3 e4 e5 e6 e7 f0 f1 f2 f3 f4 f5 f6 f7 g0 g1 g2 g3 g4 g5 g6 g7 h0 h1 h2 h3 h4 h5 h6 h7
a0
a1
a2
a3
a4
a5
a6
a7
b0
b1
b2
b3
b4
b5
b6
b7
c0
c1
c2
c3
c4
c5
c6
c7
d0
d1
d2
d3
d4
d5
d6
d7
e0
e1
e2
e3
e4
e5
e6
e7
f0
f1
f2
f3
f4
f5
f6
f7
g0
g1
g2
g3
g4
g5
g6
g7
h0
h1
h2
h3
h4
h5
h6
h7
Public Version
Camera ISP Environment
www.ti.com
Figure 6-32. Camera ISP CSI2 YUV420 8-Bit + CSPS
6.2.4.5.3.1.5 Camera ISP CSI2 YUV420 10-Bit + CSPS
YUV420 10-bit CSPS data can be stored to memory in little-endian format. The line length sent through
the CSI2 physical protocol is a multiple of 40 bits for odd lines and 80 bits for even lines.
For correct pixel reconstruction, the line length must be a multiple of 3*32 bits and the number of lines
must be even.
shows the storage format for YUV420 10-bit + CSPS data.
1124
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...