Public Version
www.ti.com
SCM Functional Description
Table 13-38. Internal Signals Multiplexed on OBSMUX8
Out Signal Name
Muxed Signal Name
OBSMUX8 Field
Description
High State
Low State
CONTROL.
(dec)
CORE_OBSMUX8
(1)
tie_low
0
-
–
-
PRCM_DSS_TV_FCLK
1
Functional clock of the
–
–
DSS module for TV output
PRCM_dpll2_BYPASS
2
Indicates whether DPLL2
DPLL is
DPLL is not
is bypassed, in other
bypassed.
bypassed.
words if the clock divisor
is 1;
PRCM_DPLL5_freqlock
3
Indicates whether the
DPLL
DPLL
frequency of DPLL5 is
frequency is
frequency is
locked
locked.
not locked.
PRCM_GFX_IClkIsNotRun
4
Indicates whether the
Clock is not
Clock is
ning
interface clock of the
running.
running.
2D/3D graphics
accelerator is running
PRCM_SGX_domainIsIdle
5
Indicates whether SGX
Domain is in
Domain is not
domain is idle
idle mode.
in idle mode.
PRCM_DSS_forceWakeup
6
Indicates whether a
Wakeup is
Wakeup is
wakeup of the DSS
forced.
not forced.
domain is forced
PRCM_USBHOST_domain
7
Indicates whether the
Domain is not Domain is
Nready
DSS domain is ready. In
ready.
ready
other words, is domain
transition ongoing?
Reserved
(11:8)
–
–
–
PRCM_CSI2_96M_GFCLK
12
96-MHz functional clock of –
–
the CSIb module
Reserved
(18:13)
–
–
–
PRCM_DPLL1_PHASELO
19
Indicates whether DPLL1
Lock
Lock
CK
is in phase lock condition
conditions
conditions
reached
not reached
Reserved
(25:20)
–
–
–
PRCM_DPLL2_PHASELO
26
Indicates whether DPLL2
Lock
Lock
CK
is in phase lock condition
conditions
conditions
reached
not reached
PRCM_DPLL3_PHASELO
27
Indicates whether DPLL3
Lock
Lock
CK
is in phase lock condition
conditions
conditions
reached
not reached
PRCM_DPLL4_PHASELO
28
Indicates whether DPLL4
Lock
Lock
CK
is in phase lock condition
conditions
conditions
reached
not reached
Reserved
(127:29)
–
–
–
(1)
0x00 in WKUPOBSMUX8 field CONTROL.CONTROL_WKUP_DEBOBS_2[4:0]
2495
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...