camisp-274
P1
P2
P3
P4
P5
P6
P7
P8
t0
t31
t32
t63
Time
RAW8
Transmitter
Receiver
e0 e1 e2 e3 e4 e5 e6 e7 f0 f1 f2 f3 f4 f5 f6 f7 g0 g1 g2 g3 g4 g5 g6 g7 h0 h1 h2 h3 h4 h5 h6 h7
a0 a1 a2 a3 a4 a5 a6 a7 b0 b1 b2 b3 b4 b5 b6 b7 c0 c1 c2 c3 c4 c5 c6 c7 d0 d1 d2 d3 d4 d5 d6 d7
a0
a1
a2
a3
a4
a5
a6
a7
b0
b1
b2
b3
b4
b5
b6
b7
c0
c1
c2
c3
c4
c5
c6
c7
d0
d1
d2
d3
d4
d5
d6
d7
e0
e1
e2
e3
e4
e5
e6
e7
f0
f1
f2
f3
f4
f5
f6
f7
g0
g1
g2
g3
g4
g5
g6
g7
h0
h1
h2
h3
h4
h5
h6
h7
P1
P2
P3
P4
P5
P6
P7
P8
31
31
0
0
Receiver
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW8 + EXP16
P2
0
0 0
0
0
0
b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 0
0 0
0
0
0
P1
a9 a8 a7 a6 a5 a4 a3 a2 a1 a0
P4
0
0 0
0
0
0
d9 d8 d7 d6 d5 d4 d3 d2 d1 d0 0
0 0
0
0
0
P3
c9 c8 c7 c6 c5 c4 c3 c2 c1 c0
31
31
0
0
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW8 + VP
t0: VP_DATA = [0 0 0 0 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0]
t1: VP_DATA = [0 0 0 0 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0]
t2: VP_DATA = [0 0 0 0 c9 c8 c7 c6 c5 c4 c3 c2 c1 c0]
t3: VP_DATA = [0 0 0 0 d9 d8 d7 d6 d5 d4 d3 d2 d1 d0]
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW78
CSI2_CTX_CTRL2 [9:0]
FORMAT
=
RAW8 + VP
t0: VP_DATA = [0 0 0 0 0 0 a7 a6 a5 a4 a3 a2 a1 a0]
t1: VP_DATA = [0 0 0 0 0 0 b7 b6 b5 b4 b3 b2 b1 b0]
t2: VP_DATA = [0 0 0 0 0 0 c7 c6 c5 c4 c3 c2 c1 c0]
t3: VP_DATA = [0 0 0 0 0 0 d7 d6 d5 d4 d3 d2 d1 d0]
Public Version
www.ti.com
Camera ISP Environment
Figure 6-43. Camera ISP CSI2 RAW8
6.2.4.5.3.3.4 Camera ISP CSI2 RAW10
RAW10 data can be output memory in two formats: with or without data expansion. It can be sent to video
port too. If data expansion is used, the 10-bit data are padded with 0s on a 16-bit word. The line length
sent through the CSI2 physical layer is a multiple of 8 bits. Furthermore, the line length is a multiple of 5x8
bits to correctly complete the pixel reconstruction (the lowest common multiple of 8 and 10 is 40, so 5x8
bits).
shows the storage format for RAW10 data.
1133
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...